board.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  4. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  5. *
  6. * (C) Copyright 2007-2011
  7. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  8. * Tom Cubie <tangliang@allwinnertech.com>
  9. *
  10. * Some board init for the Allwinner A10-evb board.
  11. */
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <generic-phy.h>
  17. #include <phy-sun4i-usb.h>
  18. #include <asm/arch/clock.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/display.h>
  21. #include <asm/arch/dram.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/mmc.h>
  24. #include <asm/arch/spl.h>
  25. #ifndef CONFIG_ARM64
  26. #include <asm/armv7.h>
  27. #endif
  28. #include <asm/gpio.h>
  29. #include <asm/io.h>
  30. #include <crc.h>
  31. #include <environment.h>
  32. #include <linux/libfdt.h>
  33. #include <nand.h>
  34. #include <net.h>
  35. #include <spl.h>
  36. #include <sy8106a.h>
  37. #include <asm/setup.h>
  38. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  39. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  40. int soft_i2c_gpio_sda;
  41. int soft_i2c_gpio_scl;
  42. static int soft_i2c_board_init(void)
  43. {
  44. int ret;
  45. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  46. if (soft_i2c_gpio_sda < 0) {
  47. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  48. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  49. return soft_i2c_gpio_sda;
  50. }
  51. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  52. if (ret) {
  53. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  54. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  55. return ret;
  56. }
  57. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  58. if (soft_i2c_gpio_scl < 0) {
  59. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  60. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  61. return soft_i2c_gpio_scl;
  62. }
  63. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  64. if (ret) {
  65. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  66. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  67. return ret;
  68. }
  69. return 0;
  70. }
  71. #else
  72. static int soft_i2c_board_init(void) { return 0; }
  73. #endif
  74. DECLARE_GLOBAL_DATA_PTR;
  75. void i2c_init_board(void)
  76. {
  77. #ifdef CONFIG_I2C0_ENABLE
  78. #if defined(CONFIG_MACH_SUN4I) || \
  79. defined(CONFIG_MACH_SUN5I) || \
  80. defined(CONFIG_MACH_SUN7I) || \
  81. defined(CONFIG_MACH_SUN8I_R40)
  82. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  83. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  84. clock_twi_onoff(0, 1);
  85. #elif defined(CONFIG_MACH_SUN6I)
  86. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  87. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  88. clock_twi_onoff(0, 1);
  89. #elif defined(CONFIG_MACH_SUN8I)
  90. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  91. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  92. clock_twi_onoff(0, 1);
  93. #endif
  94. #endif
  95. #ifdef CONFIG_I2C1_ENABLE
  96. #if defined(CONFIG_MACH_SUN4I) || \
  97. defined(CONFIG_MACH_SUN7I) || \
  98. defined(CONFIG_MACH_SUN8I_R40)
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  100. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  101. clock_twi_onoff(1, 1);
  102. #elif defined(CONFIG_MACH_SUN5I)
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  104. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  105. clock_twi_onoff(1, 1);
  106. #elif defined(CONFIG_MACH_SUN6I)
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  108. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  109. clock_twi_onoff(1, 1);
  110. #elif defined(CONFIG_MACH_SUN8I)
  111. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  112. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  113. clock_twi_onoff(1, 1);
  114. #endif
  115. #endif
  116. #ifdef CONFIG_I2C2_ENABLE
  117. #if defined(CONFIG_MACH_SUN4I) || \
  118. defined(CONFIG_MACH_SUN7I) || \
  119. defined(CONFIG_MACH_SUN8I_R40)
  120. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  121. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  122. clock_twi_onoff(2, 1);
  123. #elif defined(CONFIG_MACH_SUN5I)
  124. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  125. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  126. clock_twi_onoff(2, 1);
  127. #elif defined(CONFIG_MACH_SUN6I)
  128. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  129. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  130. clock_twi_onoff(2, 1);
  131. #elif defined(CONFIG_MACH_SUN8I)
  132. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  133. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  134. clock_twi_onoff(2, 1);
  135. #endif
  136. #endif
  137. #ifdef CONFIG_I2C3_ENABLE
  138. #if defined(CONFIG_MACH_SUN6I)
  139. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  140. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  141. clock_twi_onoff(3, 1);
  142. #elif defined(CONFIG_MACH_SUN7I) || \
  143. defined(CONFIG_MACH_SUN8I_R40)
  144. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  145. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  146. clock_twi_onoff(3, 1);
  147. #endif
  148. #endif
  149. #ifdef CONFIG_I2C4_ENABLE
  150. #if defined(CONFIG_MACH_SUN7I) || \
  151. defined(CONFIG_MACH_SUN8I_R40)
  152. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  153. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  154. clock_twi_onoff(4, 1);
  155. #endif
  156. #endif
  157. #ifdef CONFIG_R_I2C_ENABLE
  158. clock_twi_onoff(5, 1);
  159. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  160. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  161. #endif
  162. }
  163. #if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
  164. enum env_location env_get_location(enum env_operation op, int prio)
  165. {
  166. switch (prio) {
  167. case 0:
  168. return ENVL_FAT;
  169. case 1:
  170. return ENVL_MMC;
  171. default:
  172. return ENVL_UNKNOWN;
  173. }
  174. }
  175. #endif
  176. /* add board specific code here */
  177. int board_init(void)
  178. {
  179. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  180. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  181. #ifndef CONFIG_ARM64
  182. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  183. debug("id_pfr1: 0x%08x\n", id_pfr1);
  184. /* Generic Timer Extension available? */
  185. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  186. uint32_t freq;
  187. debug("Setting CNTFRQ\n");
  188. /*
  189. * CNTFRQ is a secure register, so we will crash if we try to
  190. * write this from the non-secure world (read is OK, though).
  191. * In case some bootcode has already set the correct value,
  192. * we avoid the risk of writing to it.
  193. */
  194. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  195. if (freq != COUNTER_FREQUENCY) {
  196. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  197. freq, COUNTER_FREQUENCY);
  198. #ifdef CONFIG_NON_SECURE
  199. printf("arch timer frequency is wrong, but cannot adjust it\n");
  200. #else
  201. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  202. : : "r"(COUNTER_FREQUENCY));
  203. #endif
  204. }
  205. }
  206. #endif /* !CONFIG_ARM64 */
  207. ret = axp_gpio_init();
  208. if (ret)
  209. return ret;
  210. #ifdef CONFIG_SATAPWR
  211. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  212. gpio_request(satapwr_pin, "satapwr");
  213. gpio_direction_output(satapwr_pin, 1);
  214. /* Give attached sata device time to power-up to avoid link timeouts */
  215. mdelay(500);
  216. #endif
  217. #ifdef CONFIG_MACPWR
  218. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  219. gpio_request(macpwr_pin, "macpwr");
  220. gpio_direction_output(macpwr_pin, 1);
  221. #endif
  222. #ifdef CONFIG_DM_I2C
  223. /*
  224. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  225. * clk, reset and pinctrl drivers land.
  226. */
  227. i2c_init_board();
  228. #endif
  229. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  230. return soft_i2c_board_init();
  231. }
  232. int dram_init(void)
  233. {
  234. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE);
  235. return 0;
  236. }
  237. #if defined(CONFIG_NAND_SUNXI)
  238. static void nand_pinmux_setup(void)
  239. {
  240. unsigned int pin;
  241. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  242. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  243. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  244. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  245. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  246. #endif
  247. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  248. * only sun7i has a PC24 */
  249. #ifdef CONFIG_MACH_SUN7I
  250. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  251. #endif
  252. }
  253. static void nand_clock_setup(void)
  254. {
  255. struct sunxi_ccm_reg *const ccm =
  256. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  257. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  258. #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
  259. defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
  260. setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
  261. #endif
  262. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  263. }
  264. void board_nand_init(void)
  265. {
  266. nand_pinmux_setup();
  267. nand_clock_setup();
  268. #ifndef CONFIG_SPL_BUILD
  269. sunxi_nand_init();
  270. #endif
  271. }
  272. #endif
  273. #ifdef CONFIG_MMC
  274. static void mmc_pinmux_setup(int sdc)
  275. {
  276. unsigned int pin;
  277. __maybe_unused int pins;
  278. switch (sdc) {
  279. case 0:
  280. /* SDC0: PF0-PF5 */
  281. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  282. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  283. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  284. sunxi_gpio_set_drv(pin, 2);
  285. }
  286. break;
  287. case 1:
  288. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  289. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  290. defined(CONFIG_MACH_SUN8I_R40)
  291. if (pins == SUNXI_GPIO_H) {
  292. /* SDC1: PH22-PH-27 */
  293. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  294. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  295. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  296. sunxi_gpio_set_drv(pin, 2);
  297. }
  298. } else {
  299. /* SDC1: PG0-PG5 */
  300. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  301. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  302. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  303. sunxi_gpio_set_drv(pin, 2);
  304. }
  305. }
  306. #elif defined(CONFIG_MACH_SUN5I)
  307. /* SDC1: PG3-PG8 */
  308. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  309. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  310. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  311. sunxi_gpio_set_drv(pin, 2);
  312. }
  313. #elif defined(CONFIG_MACH_SUN6I)
  314. /* SDC1: PG0-PG5 */
  315. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  316. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  317. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  318. sunxi_gpio_set_drv(pin, 2);
  319. }
  320. #elif defined(CONFIG_MACH_SUN8I)
  321. if (pins == SUNXI_GPIO_D) {
  322. /* SDC1: PD2-PD7 */
  323. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  324. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  325. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  326. sunxi_gpio_set_drv(pin, 2);
  327. }
  328. } else {
  329. /* SDC1: PG0-PG5 */
  330. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  331. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  332. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  333. sunxi_gpio_set_drv(pin, 2);
  334. }
  335. }
  336. #endif
  337. break;
  338. case 2:
  339. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  340. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  341. /* SDC2: PC6-PC11 */
  342. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  343. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  344. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  345. sunxi_gpio_set_drv(pin, 2);
  346. }
  347. #elif defined(CONFIG_MACH_SUN5I)
  348. if (pins == SUNXI_GPIO_E) {
  349. /* SDC2: PE4-PE9 */
  350. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  351. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  352. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  353. sunxi_gpio_set_drv(pin, 2);
  354. }
  355. } else {
  356. /* SDC2: PC6-PC15 */
  357. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  358. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  359. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  360. sunxi_gpio_set_drv(pin, 2);
  361. }
  362. }
  363. #elif defined(CONFIG_MACH_SUN6I)
  364. if (pins == SUNXI_GPIO_A) {
  365. /* SDC2: PA9-PA14 */
  366. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  367. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  368. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  369. sunxi_gpio_set_drv(pin, 2);
  370. }
  371. } else {
  372. /* SDC2: PC6-PC15, PC24 */
  373. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  374. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  375. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  376. sunxi_gpio_set_drv(pin, 2);
  377. }
  378. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  379. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  380. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  381. }
  382. #elif defined(CONFIG_MACH_SUN8I_R40)
  383. /* SDC2: PC6-PC15, PC24 */
  384. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  385. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  386. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  387. sunxi_gpio_set_drv(pin, 2);
  388. }
  389. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  390. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  391. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  392. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  393. /* SDC2: PC5-PC6, PC8-PC16 */
  394. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  395. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  396. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  397. sunxi_gpio_set_drv(pin, 2);
  398. }
  399. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  400. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  401. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  402. sunxi_gpio_set_drv(pin, 2);
  403. }
  404. #elif defined(CONFIG_MACH_SUN50I_H6)
  405. /* SDC2: PC4-PC14 */
  406. for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
  407. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  408. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  409. sunxi_gpio_set_drv(pin, 2);
  410. }
  411. #elif defined(CONFIG_MACH_SUN9I)
  412. /* SDC2: PC6-PC16 */
  413. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  414. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  415. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  416. sunxi_gpio_set_drv(pin, 2);
  417. }
  418. #endif
  419. break;
  420. case 3:
  421. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  422. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  423. defined(CONFIG_MACH_SUN8I_R40)
  424. /* SDC3: PI4-PI9 */
  425. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  426. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  427. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  428. sunxi_gpio_set_drv(pin, 2);
  429. }
  430. #elif defined(CONFIG_MACH_SUN6I)
  431. if (pins == SUNXI_GPIO_A) {
  432. /* SDC3: PA9-PA14 */
  433. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  434. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  435. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  436. sunxi_gpio_set_drv(pin, 2);
  437. }
  438. } else {
  439. /* SDC3: PC6-PC15, PC24 */
  440. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  441. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  442. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  443. sunxi_gpio_set_drv(pin, 2);
  444. }
  445. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  446. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  447. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  448. }
  449. #endif
  450. break;
  451. default:
  452. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  453. break;
  454. }
  455. }
  456. int board_mmc_init(bd_t *bis)
  457. {
  458. __maybe_unused struct mmc *mmc0, *mmc1;
  459. __maybe_unused char buf[512];
  460. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  461. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  462. if (!mmc0)
  463. return -1;
  464. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  465. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  466. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  467. if (!mmc1)
  468. return -1;
  469. #endif
  470. return 0;
  471. }
  472. #endif
  473. #ifdef CONFIG_SPL_BUILD
  474. void sunxi_board_init(void)
  475. {
  476. int power_failed = 0;
  477. #ifdef CONFIG_SY8106A_POWER
  478. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  479. #endif
  480. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  481. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  482. defined CONFIG_AXP818_POWER
  483. power_failed = axp_init();
  484. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  485. defined CONFIG_AXP818_POWER
  486. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  487. #endif
  488. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  489. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  490. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  491. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  492. #endif
  493. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  494. defined CONFIG_AXP818_POWER
  495. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  496. #endif
  497. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  498. defined CONFIG_AXP818_POWER
  499. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  500. #endif
  501. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  502. #if !defined(CONFIG_AXP152_POWER)
  503. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  504. #endif
  505. #ifdef CONFIG_AXP209_POWER
  506. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  507. #endif
  508. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  509. defined(CONFIG_AXP818_POWER)
  510. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  511. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  512. #if !defined CONFIG_AXP809_POWER
  513. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  514. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  515. #endif
  516. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  517. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  518. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  519. #endif
  520. #ifdef CONFIG_AXP818_POWER
  521. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  522. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  523. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  524. #endif
  525. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  526. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  527. #endif
  528. #endif
  529. printf("DRAM:");
  530. gd->ram_size = sunxi_dram_init();
  531. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  532. if (!gd->ram_size)
  533. hang();
  534. /*
  535. * Only clock up the CPU to full speed if we are reasonably
  536. * assured it's being powered with suitable core voltage
  537. */
  538. if (!power_failed)
  539. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  540. else
  541. printf("Failed to set core voltage! Can't set CPU frequency\n");
  542. }
  543. #endif
  544. #ifdef CONFIG_USB_GADGET
  545. int g_dnl_board_usb_cable_connected(void)
  546. {
  547. struct udevice *dev;
  548. struct phy phy;
  549. int ret;
  550. ret = uclass_get_device(UCLASS_USB_DEV_GENERIC, 0, &dev);
  551. if (ret) {
  552. pr_err("%s: Cannot find USB device\n", __func__);
  553. return ret;
  554. }
  555. ret = generic_phy_get_by_name(dev, "usb", &phy);
  556. if (ret) {
  557. pr_err("failed to get %s USB PHY\n", dev->name);
  558. return ret;
  559. }
  560. ret = generic_phy_init(&phy);
  561. if (ret) {
  562. pr_err("failed to init %s USB PHY\n", dev->name);
  563. return ret;
  564. }
  565. ret = sun4i_usb_phy_vbus_detect(&phy);
  566. if (ret == 1) {
  567. pr_err("A charger is plugged into the OTG\n");
  568. return -ENODEV;
  569. }
  570. return ret;
  571. }
  572. #endif
  573. #ifdef CONFIG_SERIAL_TAG
  574. void get_board_serial(struct tag_serialnr *serialnr)
  575. {
  576. char *serial_string;
  577. unsigned long long serial;
  578. serial_string = env_get("serial#");
  579. if (serial_string) {
  580. serial = simple_strtoull(serial_string, NULL, 16);
  581. serialnr->high = (unsigned int) (serial >> 32);
  582. serialnr->low = (unsigned int) (serial & 0xffffffff);
  583. } else {
  584. serialnr->high = 0;
  585. serialnr->low = 0;
  586. }
  587. }
  588. #endif
  589. /*
  590. * Check the SPL header for the "sunxi" variant. If found: parse values
  591. * that might have been passed by the loader ("fel" utility), and update
  592. * the environment accordingly.
  593. */
  594. static void parse_spl_header(const uint32_t spl_addr)
  595. {
  596. struct boot_file_head *spl = (void *)(ulong)spl_addr;
  597. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  598. return; /* signature mismatch, no usable header */
  599. uint8_t spl_header_version = spl->spl_signature[3];
  600. if (spl_header_version != SPL_HEADER_VERSION) {
  601. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  602. SPL_HEADER_VERSION, spl_header_version);
  603. return;
  604. }
  605. if (!spl->fel_script_address)
  606. return;
  607. if (spl->fel_uEnv_length != 0) {
  608. /*
  609. * data is expected in uEnv.txt compatible format, so "env
  610. * import -t" the string(s) at fel_script_address right away.
  611. */
  612. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  613. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  614. return;
  615. }
  616. /* otherwise assume .scr format (mkimage-type script) */
  617. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  618. }
  619. /*
  620. * Note this function gets called multiple times.
  621. * It must not make any changes to env variables which already exist.
  622. */
  623. static void setup_environment(const void *fdt)
  624. {
  625. char serial_string[17] = { 0 };
  626. unsigned int sid[4];
  627. uint8_t mac_addr[6];
  628. char ethaddr[16];
  629. int i, ret;
  630. ret = sunxi_get_sid(sid);
  631. if (ret == 0 && sid[0] != 0) {
  632. /*
  633. * The single words 1 - 3 of the SID have quite a few bits
  634. * which are the same on many models, so we take a crc32
  635. * of all 3 words, to get a more unique value.
  636. *
  637. * Note we only do this on newer SoCs as we cannot change
  638. * the algorithm on older SoCs since those have been using
  639. * fixed mac-addresses based on only using word 3 for a
  640. * long time and changing a fixed mac-address with an
  641. * u-boot update is not good.
  642. */
  643. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  644. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  645. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  646. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  647. #endif
  648. /* Ensure the NIC specific bytes of the mac are not all 0 */
  649. if ((sid[3] & 0xffffff) == 0)
  650. sid[3] |= 0x800000;
  651. for (i = 0; i < 4; i++) {
  652. sprintf(ethaddr, "ethernet%d", i);
  653. if (!fdt_get_alias(fdt, ethaddr))
  654. continue;
  655. if (i == 0)
  656. strcpy(ethaddr, "ethaddr");
  657. else
  658. sprintf(ethaddr, "eth%daddr", i);
  659. if (env_get(ethaddr))
  660. continue;
  661. /* Non OUI / registered MAC address */
  662. mac_addr[0] = (i << 4) | 0x02;
  663. mac_addr[1] = (sid[0] >> 0) & 0xff;
  664. mac_addr[2] = (sid[3] >> 24) & 0xff;
  665. mac_addr[3] = (sid[3] >> 16) & 0xff;
  666. mac_addr[4] = (sid[3] >> 8) & 0xff;
  667. mac_addr[5] = (sid[3] >> 0) & 0xff;
  668. eth_env_set_enetaddr(ethaddr, mac_addr);
  669. }
  670. if (!env_get("serial#")) {
  671. snprintf(serial_string, sizeof(serial_string),
  672. "%08x%08x", sid[0], sid[3]);
  673. env_set("serial#", serial_string);
  674. }
  675. }
  676. }
  677. int misc_init_r(void)
  678. {
  679. __maybe_unused int ret;
  680. uint boot;
  681. env_set("fel_booted", NULL);
  682. env_set("fel_scriptaddr", NULL);
  683. env_set("mmc_bootdev", NULL);
  684. boot = sunxi_get_boot_device();
  685. /* determine if we are running in FEL mode */
  686. if (boot == BOOT_DEVICE_BOARD) {
  687. env_set("fel_booted", "1");
  688. parse_spl_header(SPL_ADDR);
  689. /* or if we booted from MMC, and which one */
  690. } else if (boot == BOOT_DEVICE_MMC1) {
  691. env_set("mmc_bootdev", "0");
  692. } else if (boot == BOOT_DEVICE_MMC2) {
  693. env_set("mmc_bootdev", "1");
  694. }
  695. setup_environment(gd->fdt_blob);
  696. #ifdef CONFIG_USB_ETHER
  697. usb_ether_init();
  698. #endif
  699. return 0;
  700. }
  701. int ft_board_setup(void *blob, bd_t *bd)
  702. {
  703. int __maybe_unused r;
  704. /*
  705. * Call setup_environment again in case the boot fdt has
  706. * ethernet aliases the u-boot copy does not have.
  707. */
  708. setup_environment(blob);
  709. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  710. r = sunxi_simplefb_setup(blob);
  711. if (r)
  712. return r;
  713. #endif
  714. return 0;
  715. }
  716. #ifdef CONFIG_SPL_LOAD_FIT
  717. int board_fit_config_name_match(const char *name)
  718. {
  719. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  720. const char *cmp_str = (void *)(ulong)SPL_ADDR;
  721. /* Check if there is a DT name stored in the SPL header and use that. */
  722. if (spl->dt_name_offset) {
  723. cmp_str += spl->dt_name_offset;
  724. } else {
  725. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  726. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  727. #else
  728. return 0;
  729. #endif
  730. };
  731. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  732. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  733. if ((gd->ram_size > 512 * 1024 * 1024))
  734. return !strstr(name, "plus");
  735. else
  736. return !!strstr(name, "plus");
  737. } else {
  738. return strcmp(name, cmp_str);
  739. }
  740. }
  741. #endif