zynq_gem.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * (C) Copyright 2011 Michal Simek
  3. *
  4. * Michal SIMEK <monstr@monstr.eu>
  5. *
  6. * Based on Xilinx gmac driver:
  7. * (C) Copyright 2011 Xilinx
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <net.h>
  13. #include <config.h>
  14. #include <malloc.h>
  15. #include <asm/io.h>
  16. #include <phy.h>
  17. #include <miiphy.h>
  18. #include <watchdog.h>
  19. #include <asm/arch/hardware.h>
  20. #include <asm/arch/sys_proto.h>
  21. #if !defined(CONFIG_PHYLIB)
  22. # error XILINX_GEM_ETHERNET requires PHYLIB
  23. #endif
  24. /* Bit/mask specification */
  25. #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
  26. #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
  27. #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
  28. #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
  29. #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
  30. #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
  31. #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
  32. #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
  33. #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
  34. #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
  35. #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
  36. /* Wrap bit, last descriptor */
  37. #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
  38. #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
  39. #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
  40. #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
  41. #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
  42. #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
  43. #define ZYNQ_GEM_NWCFG_SPEED100 0x000000001 /* 100 Mbps operation */
  44. #define ZYNQ_GEM_NWCFG_SPEED1000 0x000000400 /* 1Gbps operation */
  45. #define ZYNQ_GEM_NWCFG_FDEN 0x000000002 /* Full Duplex mode */
  46. #define ZYNQ_GEM_NWCFG_FSREM 0x000020000 /* FCS removal */
  47. #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000080000 /* Div pclk by 32, 80MHz */
  48. #define ZYNQ_GEM_NWCFG_MDCCLKDIV2 0x0000c0000 /* Div pclk by 48, 120MHz */
  49. #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_NWCFG_FDEN | \
  50. ZYNQ_GEM_NWCFG_FSREM | \
  51. ZYNQ_GEM_NWCFG_MDCCLKDIV)
  52. #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
  53. #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
  54. /* Use full configured addressable space (8 Kb) */
  55. #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
  56. /* Use full configured addressable space (4 Kb) */
  57. #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
  58. /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
  59. #define ZYNQ_GEM_DMACR_RXBUF 0x00180000
  60. #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
  61. ZYNQ_GEM_DMACR_RXSIZE | \
  62. ZYNQ_GEM_DMACR_TXSIZE | \
  63. ZYNQ_GEM_DMACR_RXBUF)
  64. /* Use MII register 1 (MII status register) to detect PHY */
  65. #define PHY_DETECT_REG 1
  66. /* Mask used to verify certain PHY features (or register contents)
  67. * in the register above:
  68. * 0x1000: 10Mbps full duplex support
  69. * 0x0800: 10Mbps half duplex support
  70. * 0x0008: Auto-negotiation support
  71. */
  72. #define PHY_DETECT_MASK 0x1808
  73. /* TX BD status masks */
  74. #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
  75. #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
  76. #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
  77. /* Clock frequencies for different speeds */
  78. #define ZYNQ_GEM_FREQUENCY_10 2500000UL
  79. #define ZYNQ_GEM_FREQUENCY_100 25000000UL
  80. #define ZYNQ_GEM_FREQUENCY_1000 125000000UL
  81. /* Device registers */
  82. struct zynq_gem_regs {
  83. u32 nwctrl; /* Network Control reg */
  84. u32 nwcfg; /* Network Config reg */
  85. u32 nwsr; /* Network Status reg */
  86. u32 reserved1;
  87. u32 dmacr; /* DMA Control reg */
  88. u32 txsr; /* TX Status reg */
  89. u32 rxqbase; /* RX Q Base address reg */
  90. u32 txqbase; /* TX Q Base address reg */
  91. u32 rxsr; /* RX Status reg */
  92. u32 reserved2[2];
  93. u32 idr; /* Interrupt Disable reg */
  94. u32 reserved3;
  95. u32 phymntnc; /* Phy Maintaince reg */
  96. u32 reserved4[18];
  97. u32 hashl; /* Hash Low address reg */
  98. u32 hashh; /* Hash High address reg */
  99. #define LADDR_LOW 0
  100. #define LADDR_HIGH 1
  101. u32 laddr[4][LADDR_HIGH + 1]; /* Specific1 addr low/high reg */
  102. u32 match[4]; /* Type ID1 Match reg */
  103. u32 reserved6[18];
  104. u32 stat[44]; /* Octects transmitted Low reg - stat start */
  105. };
  106. /* BD descriptors */
  107. struct emac_bd {
  108. u32 addr; /* Next descriptor pointer */
  109. u32 status;
  110. };
  111. #define RX_BUF 3
  112. /* Page table entries are set to 1MB, or multiples of 1MB
  113. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  114. */
  115. #define BD_SPACE 0x100000
  116. /* BD separation space */
  117. #define BD_SEPRN_SPACE 64
  118. /* Initialized, rxbd_current, rx_first_buf must be 0 after init */
  119. struct zynq_gem_priv {
  120. struct emac_bd *tx_bd;
  121. struct emac_bd *rx_bd;
  122. char *rxbuffers;
  123. u32 rxbd_current;
  124. u32 rx_first_buf;
  125. int phyaddr;
  126. u32 emio;
  127. int init;
  128. struct phy_device *phydev;
  129. struct mii_dev *bus;
  130. };
  131. static inline int mdio_wait(struct eth_device *dev)
  132. {
  133. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  134. u32 timeout = 200;
  135. /* Wait till MDIO interface is ready to accept a new transaction. */
  136. while (--timeout) {
  137. if (readl(&regs->nwsr) & ZYNQ_GEM_NWSR_MDIOIDLE_MASK)
  138. break;
  139. WATCHDOG_RESET();
  140. }
  141. if (!timeout) {
  142. printf("%s: Timeout\n", __func__);
  143. return 1;
  144. }
  145. return 0;
  146. }
  147. static u32 phy_setup_op(struct eth_device *dev, u32 phy_addr, u32 regnum,
  148. u32 op, u16 *data)
  149. {
  150. u32 mgtcr;
  151. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  152. if (mdio_wait(dev))
  153. return 1;
  154. /* Construct mgtcr mask for the operation */
  155. mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
  156. (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
  157. (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
  158. /* Write mgtcr and wait for completion */
  159. writel(mgtcr, &regs->phymntnc);
  160. if (mdio_wait(dev))
  161. return 1;
  162. if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
  163. *data = readl(&regs->phymntnc);
  164. return 0;
  165. }
  166. static u32 phyread(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 *val)
  167. {
  168. return phy_setup_op(dev, phy_addr, regnum,
  169. ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
  170. }
  171. static u32 phywrite(struct eth_device *dev, u32 phy_addr, u32 regnum, u16 data)
  172. {
  173. return phy_setup_op(dev, phy_addr, regnum,
  174. ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
  175. }
  176. static void phy_detection(struct eth_device *dev)
  177. {
  178. int i;
  179. u16 phyreg;
  180. struct zynq_gem_priv *priv = dev->priv;
  181. if (priv->phyaddr != -1) {
  182. phyread(dev, priv->phyaddr, PHY_DETECT_REG, &phyreg);
  183. if ((phyreg != 0xFFFF) &&
  184. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  185. /* Found a valid PHY address */
  186. debug("Default phy address %d is valid\n",
  187. priv->phyaddr);
  188. return;
  189. } else {
  190. debug("PHY address is not setup correctly %d\n",
  191. priv->phyaddr);
  192. priv->phyaddr = -1;
  193. }
  194. }
  195. debug("detecting phy address\n");
  196. if (priv->phyaddr == -1) {
  197. /* detect the PHY address */
  198. for (i = 31; i >= 0; i--) {
  199. phyread(dev, i, PHY_DETECT_REG, &phyreg);
  200. if ((phyreg != 0xFFFF) &&
  201. ((phyreg & PHY_DETECT_MASK) == PHY_DETECT_MASK)) {
  202. /* Found a valid PHY address */
  203. priv->phyaddr = i;
  204. debug("Found valid phy address, %d\n", i);
  205. return;
  206. }
  207. }
  208. }
  209. printf("PHY is not detected\n");
  210. }
  211. static int zynq_gem_setup_mac(struct eth_device *dev)
  212. {
  213. u32 i, macaddrlow, macaddrhigh;
  214. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  215. /* Set the MAC bits [31:0] in BOT */
  216. macaddrlow = dev->enetaddr[0];
  217. macaddrlow |= dev->enetaddr[1] << 8;
  218. macaddrlow |= dev->enetaddr[2] << 16;
  219. macaddrlow |= dev->enetaddr[3] << 24;
  220. /* Set MAC bits [47:32] in TOP */
  221. macaddrhigh = dev->enetaddr[4];
  222. macaddrhigh |= dev->enetaddr[5] << 8;
  223. for (i = 0; i < 4; i++) {
  224. writel(0, &regs->laddr[i][LADDR_LOW]);
  225. writel(0, &regs->laddr[i][LADDR_HIGH]);
  226. /* Do not use MATCHx register */
  227. writel(0, &regs->match[i]);
  228. }
  229. writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
  230. writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
  231. return 0;
  232. }
  233. static int zynq_gem_init(struct eth_device *dev, bd_t * bis)
  234. {
  235. u32 i;
  236. unsigned long clk_rate = 0;
  237. struct phy_device *phydev;
  238. const u32 stat_size = (sizeof(struct zynq_gem_regs) -
  239. offsetof(struct zynq_gem_regs, stat)) / 4;
  240. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  241. struct zynq_gem_priv *priv = dev->priv;
  242. const u32 supported = SUPPORTED_10baseT_Half |
  243. SUPPORTED_10baseT_Full |
  244. SUPPORTED_100baseT_Half |
  245. SUPPORTED_100baseT_Full |
  246. SUPPORTED_1000baseT_Half |
  247. SUPPORTED_1000baseT_Full;
  248. if (!priv->init) {
  249. /* Disable all interrupts */
  250. writel(0xFFFFFFFF, &regs->idr);
  251. /* Disable the receiver & transmitter */
  252. writel(0, &regs->nwctrl);
  253. writel(0, &regs->txsr);
  254. writel(0, &regs->rxsr);
  255. writel(0, &regs->phymntnc);
  256. /* Clear the Hash registers for the mac address
  257. * pointed by AddressPtr
  258. */
  259. writel(0x0, &regs->hashl);
  260. /* Write bits [63:32] in TOP */
  261. writel(0x0, &regs->hashh);
  262. /* Clear all counters */
  263. for (i = 0; i <= stat_size; i++)
  264. readl(&regs->stat[i]);
  265. /* Setup RxBD space */
  266. memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
  267. for (i = 0; i < RX_BUF; i++) {
  268. priv->rx_bd[i].status = 0xF0000000;
  269. priv->rx_bd[i].addr =
  270. ((u32)(priv->rxbuffers) +
  271. (i * PKTSIZE_ALIGN));
  272. }
  273. /* WRAP bit to last BD */
  274. priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
  275. /* Write RxBDs to IP */
  276. writel((u32)priv->rx_bd, &regs->rxqbase);
  277. /* Setup for DMA Configuration register */
  278. writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
  279. /* Setup for Network Control register, MDIO, Rx and Tx enable */
  280. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
  281. priv->init++;
  282. }
  283. phy_detection(dev);
  284. /* interface - look at tsec */
  285. phydev = phy_connect(priv->bus, priv->phyaddr, dev, 0);
  286. phydev->supported = supported | ADVERTISED_Pause |
  287. ADVERTISED_Asym_Pause;
  288. phydev->advertising = phydev->supported;
  289. priv->phydev = phydev;
  290. phy_config(phydev);
  291. phy_startup(phydev);
  292. if (!phydev->link) {
  293. printf("%s: No link.\n", phydev->dev->name);
  294. return -1;
  295. }
  296. switch (phydev->speed) {
  297. case SPEED_1000:
  298. writel(ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED1000,
  299. &regs->nwcfg);
  300. clk_rate = ZYNQ_GEM_FREQUENCY_1000;
  301. break;
  302. case SPEED_100:
  303. clrsetbits_le32(&regs->nwcfg, ZYNQ_GEM_NWCFG_SPEED1000,
  304. ZYNQ_GEM_NWCFG_INIT | ZYNQ_GEM_NWCFG_SPEED100);
  305. clk_rate = ZYNQ_GEM_FREQUENCY_100;
  306. break;
  307. case SPEED_10:
  308. clk_rate = ZYNQ_GEM_FREQUENCY_10;
  309. break;
  310. }
  311. /* Change the rclk and clk only not using EMIO interface */
  312. if (!priv->emio)
  313. zynq_slcr_gem_clk_setup(dev->iobase !=
  314. ZYNQ_GEM_BASEADDR0, clk_rate);
  315. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  316. ZYNQ_GEM_NWCTRL_TXEN_MASK);
  317. return 0;
  318. }
  319. static int zynq_gem_send(struct eth_device *dev, void *ptr, int len)
  320. {
  321. u32 addr, size;
  322. struct zynq_gem_priv *priv = dev->priv;
  323. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  324. /* setup BD */
  325. writel((u32)priv->tx_bd, &regs->txqbase);
  326. /* Setup Tx BD */
  327. memset(priv->tx_bd, 0, sizeof(struct emac_bd));
  328. priv->tx_bd->addr = (u32)ptr;
  329. priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
  330. ZYNQ_GEM_TXBUF_LAST_MASK;
  331. addr = (u32) ptr;
  332. addr &= ~(ARCH_DMA_MINALIGN - 1);
  333. size = roundup(len, ARCH_DMA_MINALIGN);
  334. flush_dcache_range(addr, addr + size);
  335. barrier();
  336. /* Start transmit */
  337. setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
  338. /* Read TX BD status */
  339. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_UNDERRUN)
  340. printf("TX underrun\n");
  341. if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
  342. printf("TX buffers exhausted in mid frame\n");
  343. return 0;
  344. }
  345. /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
  346. static int zynq_gem_recv(struct eth_device *dev)
  347. {
  348. int frame_len;
  349. struct zynq_gem_priv *priv = dev->priv;
  350. struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
  351. struct emac_bd *first_bd;
  352. if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
  353. return 0;
  354. if (!(current_bd->status &
  355. (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
  356. printf("GEM: SOF or EOF not set for last buffer received!\n");
  357. return 0;
  358. }
  359. frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
  360. if (frame_len) {
  361. u32 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
  362. addr &= ~(ARCH_DMA_MINALIGN - 1);
  363. u32 size = roundup(frame_len, ARCH_DMA_MINALIGN);
  364. invalidate_dcache_range(addr, addr + size);
  365. NetReceive((u8 *)addr, frame_len);
  366. if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK)
  367. priv->rx_first_buf = priv->rxbd_current;
  368. else {
  369. current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  370. current_bd->status = 0xF0000000; /* FIXME */
  371. }
  372. if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
  373. first_bd = &priv->rx_bd[priv->rx_first_buf];
  374. first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
  375. first_bd->status = 0xF0000000;
  376. }
  377. if ((++priv->rxbd_current) >= RX_BUF)
  378. priv->rxbd_current = 0;
  379. }
  380. return frame_len;
  381. }
  382. static void zynq_gem_halt(struct eth_device *dev)
  383. {
  384. struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
  385. clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
  386. ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
  387. }
  388. static int zynq_gem_miiphyread(const char *devname, uchar addr,
  389. uchar reg, ushort *val)
  390. {
  391. struct eth_device *dev = eth_get_dev();
  392. int ret;
  393. ret = phyread(dev, addr, reg, val);
  394. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, *val);
  395. return ret;
  396. }
  397. static int zynq_gem_miiphy_write(const char *devname, uchar addr,
  398. uchar reg, ushort val)
  399. {
  400. struct eth_device *dev = eth_get_dev();
  401. debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val);
  402. return phywrite(dev, addr, reg, val);
  403. }
  404. int zynq_gem_initialize(bd_t *bis, int base_addr, int phy_addr, u32 emio)
  405. {
  406. struct eth_device *dev;
  407. struct zynq_gem_priv *priv;
  408. void *bd_space;
  409. dev = calloc(1, sizeof(*dev));
  410. if (dev == NULL)
  411. return -1;
  412. dev->priv = calloc(1, sizeof(struct zynq_gem_priv));
  413. if (dev->priv == NULL) {
  414. free(dev);
  415. return -1;
  416. }
  417. priv = dev->priv;
  418. /* Align rxbuffers to ARCH_DMA_MINALIGN */
  419. priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
  420. memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
  421. /* Align bd_space to 1MB */
  422. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  423. mmu_set_region_dcache_behaviour((u32)bd_space, BD_SPACE, DCACHE_OFF);
  424. /* Initialize the bd spaces for tx and rx bd's */
  425. priv->tx_bd = (struct emac_bd *)bd_space;
  426. priv->rx_bd = (struct emac_bd *)((u32)bd_space + BD_SEPRN_SPACE);
  427. priv->phyaddr = phy_addr;
  428. priv->emio = emio;
  429. sprintf(dev->name, "Gem.%x", base_addr);
  430. dev->iobase = base_addr;
  431. dev->init = zynq_gem_init;
  432. dev->halt = zynq_gem_halt;
  433. dev->send = zynq_gem_send;
  434. dev->recv = zynq_gem_recv;
  435. dev->write_hwaddr = zynq_gem_setup_mac;
  436. eth_register(dev);
  437. miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
  438. priv->bus = miiphy_get_dev_by_name(dev->name);
  439. return 1;
  440. }