xilinx_emaclite.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * (C) Copyright 2007-2009 Michal Simek
  3. * (C) Copyright 2003 Xilinx Inc.
  4. *
  5. * Michal SIMEK <monstr@monstr.eu>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <net.h>
  11. #include <config.h>
  12. #include <malloc.h>
  13. #include <asm/io.h>
  14. #include <fdtdec.h>
  15. #undef DEBUG
  16. #define ENET_ADDR_LENGTH 6
  17. /* EmacLite constants */
  18. #define XEL_BUFFER_OFFSET 0x0800 /* Next buffer's offset */
  19. #define XEL_TPLR_OFFSET 0x07F4 /* Tx packet length */
  20. #define XEL_TSR_OFFSET 0x07FC /* Tx status */
  21. #define XEL_RSR_OFFSET 0x17FC /* Rx status */
  22. #define XEL_RXBUFF_OFFSET 0x1000 /* Receive Buffer */
  23. /* Xmit complete */
  24. #define XEL_TSR_XMIT_BUSY_MASK 0x00000001UL
  25. /* Xmit interrupt enable bit */
  26. #define XEL_TSR_XMIT_IE_MASK 0x00000008UL
  27. /* Buffer is active, SW bit only */
  28. #define XEL_TSR_XMIT_ACTIVE_MASK 0x80000000UL
  29. /* Program the MAC address */
  30. #define XEL_TSR_PROGRAM_MASK 0x00000002UL
  31. /* define for programming the MAC address into the EMAC Lite */
  32. #define XEL_TSR_PROG_MAC_ADDR (XEL_TSR_XMIT_BUSY_MASK | XEL_TSR_PROGRAM_MASK)
  33. /* Transmit packet length upper byte */
  34. #define XEL_TPLR_LENGTH_MASK_HI 0x0000FF00UL
  35. /* Transmit packet length lower byte */
  36. #define XEL_TPLR_LENGTH_MASK_LO 0x000000FFUL
  37. /* Recv complete */
  38. #define XEL_RSR_RECV_DONE_MASK 0x00000001UL
  39. /* Recv interrupt enable bit */
  40. #define XEL_RSR_RECV_IE_MASK 0x00000008UL
  41. struct xemaclite {
  42. u32 nexttxbuffertouse; /* Next TX buffer to write to */
  43. u32 nextrxbuffertouse; /* Next RX buffer to read from */
  44. u32 txpp; /* TX ping pong buffer */
  45. u32 rxpp; /* RX ping pong buffer */
  46. };
  47. static u32 etherrxbuff[PKTSIZE_ALIGN/4]; /* Receive buffer */
  48. static void xemaclite_alignedread(u32 *srcptr, void *destptr, u32 bytecount)
  49. {
  50. u32 i;
  51. u32 alignbuffer;
  52. u32 *to32ptr;
  53. u32 *from32ptr;
  54. u8 *to8ptr;
  55. u8 *from8ptr;
  56. from32ptr = (u32 *) srcptr;
  57. /* Word aligned buffer, no correction needed. */
  58. to32ptr = (u32 *) destptr;
  59. while (bytecount > 3) {
  60. *to32ptr++ = *from32ptr++;
  61. bytecount -= 4;
  62. }
  63. to8ptr = (u8 *) to32ptr;
  64. alignbuffer = *from32ptr++;
  65. from8ptr = (u8 *) &alignbuffer;
  66. for (i = 0; i < bytecount; i++)
  67. *to8ptr++ = *from8ptr++;
  68. }
  69. static void xemaclite_alignedwrite(void *srcptr, u32 destptr, u32 bytecount)
  70. {
  71. u32 i;
  72. u32 alignbuffer;
  73. u32 *to32ptr = (u32 *) destptr;
  74. u32 *from32ptr;
  75. u8 *to8ptr;
  76. u8 *from8ptr;
  77. from32ptr = (u32 *) srcptr;
  78. while (bytecount > 3) {
  79. *to32ptr++ = *from32ptr++;
  80. bytecount -= 4;
  81. }
  82. alignbuffer = 0;
  83. to8ptr = (u8 *) &alignbuffer;
  84. from8ptr = (u8 *) from32ptr;
  85. for (i = 0; i < bytecount; i++)
  86. *to8ptr++ = *from8ptr++;
  87. *to32ptr++ = alignbuffer;
  88. }
  89. static void emaclite_halt(struct eth_device *dev)
  90. {
  91. debug("eth_halt\n");
  92. }
  93. static int emaclite_init(struct eth_device *dev, bd_t *bis)
  94. {
  95. struct xemaclite *emaclite = dev->priv;
  96. debug("EmacLite Initialization Started\n");
  97. /*
  98. * TX - TX_PING & TX_PONG initialization
  99. */
  100. /* Restart PING TX */
  101. out_be32 (dev->iobase + XEL_TSR_OFFSET, 0);
  102. /* Copy MAC address */
  103. xemaclite_alignedwrite(dev->enetaddr, dev->iobase, ENET_ADDR_LENGTH);
  104. /* Set the length */
  105. out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
  106. /* Update the MAC address in the EMAC Lite */
  107. out_be32 (dev->iobase + XEL_TSR_OFFSET, XEL_TSR_PROG_MAC_ADDR);
  108. /* Wait for EMAC Lite to finish with the MAC address update */
  109. while ((in_be32 (dev->iobase + XEL_TSR_OFFSET) &
  110. XEL_TSR_PROG_MAC_ADDR) != 0)
  111. ;
  112. if (emaclite->txpp) {
  113. /* The same operation with PONG TX */
  114. out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET, 0);
  115. xemaclite_alignedwrite(dev->enetaddr, dev->iobase +
  116. XEL_BUFFER_OFFSET, ENET_ADDR_LENGTH);
  117. out_be32 (dev->iobase + XEL_TPLR_OFFSET, ENET_ADDR_LENGTH);
  118. out_be32 (dev->iobase + XEL_TSR_OFFSET + XEL_BUFFER_OFFSET,
  119. XEL_TSR_PROG_MAC_ADDR);
  120. while ((in_be32 (dev->iobase + XEL_TSR_OFFSET +
  121. XEL_BUFFER_OFFSET) & XEL_TSR_PROG_MAC_ADDR) != 0)
  122. ;
  123. }
  124. /*
  125. * RX - RX_PING & RX_PONG initialization
  126. */
  127. /* Write out the value to flush the RX buffer */
  128. out_be32 (dev->iobase + XEL_RSR_OFFSET, XEL_RSR_RECV_IE_MASK);
  129. if (emaclite->rxpp)
  130. out_be32 (dev->iobase + XEL_RSR_OFFSET + XEL_BUFFER_OFFSET,
  131. XEL_RSR_RECV_IE_MASK);
  132. debug("EmacLite Initialization complete\n");
  133. return 0;
  134. }
  135. static int xemaclite_txbufferavailable(struct eth_device *dev)
  136. {
  137. u32 reg;
  138. u32 txpingbusy;
  139. u32 txpongbusy;
  140. struct xemaclite *emaclite = dev->priv;
  141. /*
  142. * Read the other buffer register
  143. * and determine if the other buffer is available
  144. */
  145. reg = in_be32 (dev->iobase +
  146. emaclite->nexttxbuffertouse + 0);
  147. txpingbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
  148. XEL_TSR_XMIT_BUSY_MASK);
  149. reg = in_be32 (dev->iobase +
  150. (emaclite->nexttxbuffertouse ^ XEL_TSR_OFFSET) + 0);
  151. txpongbusy = ((reg & XEL_TSR_XMIT_BUSY_MASK) ==
  152. XEL_TSR_XMIT_BUSY_MASK);
  153. return !(txpingbusy && txpongbusy);
  154. }
  155. static int emaclite_send(struct eth_device *dev, void *ptr, int len)
  156. {
  157. u32 reg;
  158. u32 baseaddress;
  159. struct xemaclite *emaclite = dev->priv;
  160. u32 maxtry = 1000;
  161. if (len > PKTSIZE)
  162. len = PKTSIZE;
  163. while (!xemaclite_txbufferavailable(dev) && maxtry) {
  164. udelay(10);
  165. maxtry--;
  166. }
  167. if (!maxtry) {
  168. printf("Error: Timeout waiting for ethernet TX buffer\n");
  169. /* Restart PING TX */
  170. out_be32 (dev->iobase + XEL_TSR_OFFSET, 0);
  171. if (emaclite->txpp) {
  172. out_be32 (dev->iobase + XEL_TSR_OFFSET +
  173. XEL_BUFFER_OFFSET, 0);
  174. }
  175. return -1;
  176. }
  177. /* Determine the expected TX buffer address */
  178. baseaddress = (dev->iobase + emaclite->nexttxbuffertouse);
  179. /* Determine if the expected buffer address is empty */
  180. reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
  181. if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
  182. && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
  183. & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
  184. if (emaclite->txpp)
  185. emaclite->nexttxbuffertouse ^= XEL_BUFFER_OFFSET;
  186. debug("Send packet from 0x%x\n", baseaddress);
  187. /* Write the frame to the buffer */
  188. xemaclite_alignedwrite(ptr, baseaddress, len);
  189. out_be32 (baseaddress + XEL_TPLR_OFFSET,(len &
  190. (XEL_TPLR_LENGTH_MASK_HI | XEL_TPLR_LENGTH_MASK_LO)));
  191. reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
  192. reg |= XEL_TSR_XMIT_BUSY_MASK;
  193. if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
  194. reg |= XEL_TSR_XMIT_ACTIVE_MASK;
  195. out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
  196. return 0;
  197. }
  198. if (emaclite->txpp) {
  199. /* Switch to second buffer */
  200. baseaddress ^= XEL_BUFFER_OFFSET;
  201. /* Determine if the expected buffer address is empty */
  202. reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
  203. if (((reg & XEL_TSR_XMIT_BUSY_MASK) == 0)
  204. && ((in_be32 ((baseaddress) + XEL_TSR_OFFSET)
  205. & XEL_TSR_XMIT_ACTIVE_MASK) == 0)) {
  206. debug("Send packet from 0x%x\n", baseaddress);
  207. /* Write the frame to the buffer */
  208. xemaclite_alignedwrite(ptr, baseaddress, len);
  209. out_be32 (baseaddress + XEL_TPLR_OFFSET, (len &
  210. (XEL_TPLR_LENGTH_MASK_HI |
  211. XEL_TPLR_LENGTH_MASK_LO)));
  212. reg = in_be32 (baseaddress + XEL_TSR_OFFSET);
  213. reg |= XEL_TSR_XMIT_BUSY_MASK;
  214. if ((reg & XEL_TSR_XMIT_IE_MASK) != 0)
  215. reg |= XEL_TSR_XMIT_ACTIVE_MASK;
  216. out_be32 (baseaddress + XEL_TSR_OFFSET, reg);
  217. return 0;
  218. }
  219. }
  220. puts("Error while sending frame\n");
  221. return -1;
  222. }
  223. static int emaclite_recv(struct eth_device *dev)
  224. {
  225. u32 length;
  226. u32 reg;
  227. u32 baseaddress;
  228. struct xemaclite *emaclite = dev->priv;
  229. baseaddress = dev->iobase + emaclite->nextrxbuffertouse;
  230. reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
  231. debug("Testing data at address 0x%x\n", baseaddress);
  232. if ((reg & XEL_RSR_RECV_DONE_MASK) == XEL_RSR_RECV_DONE_MASK) {
  233. if (emaclite->rxpp)
  234. emaclite->nextrxbuffertouse ^= XEL_BUFFER_OFFSET;
  235. } else {
  236. if (!emaclite->rxpp) {
  237. debug("No data was available - address 0x%x\n",
  238. baseaddress);
  239. return 0;
  240. } else {
  241. baseaddress ^= XEL_BUFFER_OFFSET;
  242. reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
  243. if ((reg & XEL_RSR_RECV_DONE_MASK) !=
  244. XEL_RSR_RECV_DONE_MASK) {
  245. debug("No data was available - address 0x%x\n",
  246. baseaddress);
  247. return 0;
  248. }
  249. }
  250. }
  251. /* Get the length of the frame that arrived */
  252. switch(((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET + 0xC))) &
  253. 0xFFFF0000 ) >> 16) {
  254. case 0x806:
  255. length = 42 + 20; /* FIXME size of ARP */
  256. debug("ARP Packet\n");
  257. break;
  258. case 0x800:
  259. length = 14 + 14 +
  260. (((ntohl(in_be32 (baseaddress + XEL_RXBUFF_OFFSET +
  261. 0x10))) & 0xFFFF0000) >> 16);
  262. /* FIXME size of IP packet */
  263. debug ("IP Packet\n");
  264. break;
  265. default:
  266. debug("Other Packet\n");
  267. length = PKTSIZE;
  268. break;
  269. }
  270. xemaclite_alignedread((u32 *) (baseaddress + XEL_RXBUFF_OFFSET),
  271. etherrxbuff, length);
  272. /* Acknowledge the frame */
  273. reg = in_be32 (baseaddress + XEL_RSR_OFFSET);
  274. reg &= ~XEL_RSR_RECV_DONE_MASK;
  275. out_be32 (baseaddress + XEL_RSR_OFFSET, reg);
  276. debug("Packet receive from 0x%x, length %dB\n", baseaddress, length);
  277. NetReceive((uchar *) etherrxbuff, length);
  278. return length;
  279. }
  280. int xilinx_emaclite_initialize(bd_t *bis, unsigned long base_addr,
  281. int txpp, int rxpp)
  282. {
  283. struct eth_device *dev;
  284. struct xemaclite *emaclite;
  285. dev = calloc(1, sizeof(*dev));
  286. if (dev == NULL)
  287. return -1;
  288. emaclite = calloc(1, sizeof(struct xemaclite));
  289. if (emaclite == NULL) {
  290. free(dev);
  291. return -1;
  292. }
  293. dev->priv = emaclite;
  294. emaclite->txpp = txpp;
  295. emaclite->rxpp = rxpp;
  296. sprintf(dev->name, "Xelite.%lx", base_addr);
  297. dev->iobase = base_addr;
  298. dev->init = emaclite_init;
  299. dev->halt = emaclite_halt;
  300. dev->send = emaclite_send;
  301. dev->recv = emaclite_recv;
  302. eth_register(dev);
  303. return 1;
  304. }
  305. #ifdef CONFIG_OF_CONTROL
  306. int xilinx_emaclite_of_init(const void *blob)
  307. {
  308. int offset = 0;
  309. u32 ret = 0;
  310. u32 reg;
  311. do {
  312. offset = fdt_node_offset_by_compatible(blob, offset,
  313. "xlnx,xps-ethernetlite-1.00.a");
  314. if (offset != -1) {
  315. reg = fdtdec_get_addr(blob, offset, "reg");
  316. if (reg != FDT_ADDR_T_NONE) {
  317. u32 rxpp = fdtdec_get_int(blob, offset,
  318. "xlnx,rx-ping-pong", 0);
  319. u32 txpp = fdtdec_get_int(blob, offset,
  320. "xlnx,tx-ping-pong", 0);
  321. ret |= xilinx_emaclite_initialize(NULL, reg,
  322. txpp, rxpp);
  323. } else {
  324. debug("EMACLITE: Can't get base address\n");
  325. return -1;
  326. }
  327. }
  328. } while (offset != -1);
  329. return ret;
  330. }
  331. #endif