platform.S 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * Board specific setup info
  3. *
  4. * (C) Copyright 2003
  5. * Texas Instruments, <www.ti.com>
  6. * Kshitij Gupta <Kshitij@ti.com>
  7. *
  8. * Modified for OMAP 1610 H2 board by Nishant Kamat, Jan 2004
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <config.h>
  29. #include <version.h>
  30. #if defined(CONFIG_OMAP1610)
  31. #include <./configs/omap1510.h>
  32. #endif
  33. _TEXT_BASE:
  34. .word TEXT_BASE /* sdram load addr from config.mk */
  35. .globl platformsetup
  36. platformsetup:
  37. /*------------------------------------------------------*
  38. *mask all IRQs by setting all bits in the INTMR default*
  39. *------------------------------------------------------*/
  40. mov r1, #0xffffffff
  41. ldr r0, =REG_IHL1_MIR
  42. str r1, [r0]
  43. ldr r0, =REG_IHL2_MIR
  44. str r1, [r0]
  45. /*------------------------------------------------------*
  46. * Set up ARM CLM registers (IDLECT1) *
  47. *------------------------------------------------------*/
  48. ldr r0, REG_ARM_IDLECT1
  49. ldr r1, VAL_ARM_IDLECT1
  50. str r1, [r0]
  51. /*------------------------------------------------------*
  52. * Set up ARM CLM registers (IDLECT2) *
  53. *------------------------------------------------------*/
  54. ldr r0, REG_ARM_IDLECT2
  55. ldr r1, VAL_ARM_IDLECT2
  56. str r1, [r0]
  57. /*------------------------------------------------------*
  58. * Set up ARM CLM registers (IDLECT3) *
  59. *------------------------------------------------------*/
  60. ldr r0, REG_ARM_IDLECT3
  61. ldr r1, VAL_ARM_IDLECT3
  62. str r1, [r0]
  63. mov r1, #0x01 /* PER_EN bit */
  64. ldr r0, REG_ARM_RSTCT2
  65. strh r1, [r0] /* CLKM; Peripheral reset. */
  66. /* Set CLKM to Sync-Scalable */
  67. /* I supposedly need to enable the dsp clock before switching */
  68. mov r1, #0x0000
  69. ldr r0, REG_ARM_SYSST
  70. strh r1, [r0]
  71. mov r0, #0x400
  72. 1:
  73. subs r0, r0, #0x1 /* wait for any bubbles to finish */
  74. bne 1b
  75. ldr r1, VAL_ARM_CKCTL
  76. ldr r0, REG_ARM_CKCTL
  77. strh r1, [r0]
  78. /* a few nops to let settle */
  79. nop
  80. nop
  81. nop
  82. nop
  83. nop
  84. nop
  85. nop
  86. nop
  87. nop
  88. nop
  89. /* setup DPLL 1 */
  90. /* Ramp up the clock to 96Mhz */
  91. ldr r1, VAL_DPLL1_CTL
  92. ldr r0, REG_DPLL1_CTL
  93. strh r1, [r0]
  94. ands r1, r1, #0x10 /* Check if PLL is enabled. */
  95. beq lock_end /* Do not look for lock if BYPASS selected */
  96. 2:
  97. ldrh r1, [r0]
  98. ands r1, r1, #0x01 /* Check the LOCK bit.*/
  99. beq 2b /* loop until bit goes hi. */
  100. lock_end:
  101. /*------------------------------------------------------*
  102. * Turn off the watchdog during init... *
  103. *------------------------------------------------------*/
  104. ldr r0, REG_WATCHDOG
  105. ldr r1, WATCHDOG_VAL1
  106. str r1, [r0]
  107. ldr r1, WATCHDOG_VAL2
  108. str r1, [r0]
  109. ldr r0, REG_WSPRDOG
  110. ldr r1, WSPRDOG_VAL1
  111. str r1, [r0]
  112. ldr r0, REG_WWPSDOG
  113. watch1Wait:
  114. ldr r1, [r0]
  115. tst r1, #0x10
  116. bne watch1Wait
  117. ldr r0, REG_WSPRDOG
  118. ldr r1, WSPRDOG_VAL2
  119. str r1, [r0]
  120. ldr r0, REG_WWPSDOG
  121. watch2Wait:
  122. ldr r1, [r0]
  123. tst r1, #0x10
  124. bne watch2Wait
  125. /* Set memory timings corresponding to the new clock speed */
  126. /* Check execution location to determine current execution location
  127. * and branch to appropriate initialization code.
  128. */
  129. /* Load physical SDRAM base. */
  130. mov r0, #0x10000000
  131. /* Get current execution location. */
  132. mov r1, pc
  133. /* Compare. */
  134. cmp r1, r0
  135. /* Skip over EMIF-fast initialization if running from SDRAM. */
  136. bge skip_sdram
  137. /*
  138. * Delay for SDRAM initialization.
  139. */
  140. mov r3, #0x1800 /* value should be checked */
  141. 3:
  142. subs r3, r3, #0x1 /* Decrement count */
  143. bne 3b
  144. /*
  145. * Set SDRAM control values. Disable refresh before MRS command.
  146. */
  147. /* mobile ddr operation */
  148. ldr r0, REG_SDRAM_OPERATION
  149. mov r2, #07
  150. str r2, [r0]
  151. /* config register */
  152. ldr r0, REG_SDRAM_CONFIG
  153. ldr r1, SDRAM_CONFIG_VAL
  154. str r1, [r0]
  155. /* manual command register */
  156. ldr r0, REG_SDRAM_MANUAL_CMD
  157. /* issue set cke high */
  158. mov r1, #CMD_SDRAM_CKE_SET_HIGH
  159. str r1, [r0]
  160. /* issue nop */
  161. mov r1, #CMD_SDRAM_NOP
  162. str r1, [r0]
  163. mov r2, #0x0100
  164. waitMDDR1:
  165. subs r2, r2, #1
  166. bne waitMDDR1 /* delay loop */
  167. /* issue precharge */
  168. mov r1, #CMD_SDRAM_PRECHARGE
  169. str r1, [r0]
  170. /* issue autorefresh x 2 */
  171. mov r1, #CMD_SDRAM_AUTOREFRESH
  172. str r1, [r0]
  173. str r1, [r0]
  174. /* mrs register ddr mobile */
  175. ldr r0, REG_SDRAM_MRS
  176. mov r1, #0x33
  177. str r1, [r0]
  178. /* emrs1 low-power register */
  179. ldr r0, REG_SDRAM_EMRS1
  180. /* self refresh on all banks */
  181. mov r1, #0
  182. str r1, [r0]
  183. ldr r0, REG_DLL_URD_CONTROL
  184. ldr r1, DLL_URD_CONTROL_VAL
  185. str r1, [r0]
  186. ldr r0, REG_DLL_LRD_CONTROL
  187. ldr r1, DLL_LRD_CONTROL_VAL
  188. str r1, [r0]
  189. ldr r0, REG_DLL_WRT_CONTROL
  190. ldr r1, DLL_WRT_CONTROL_VAL
  191. str r1, [r0]
  192. /* delay loop */
  193. mov r2, #0x0100
  194. waitMDDR2:
  195. subs r2, r2, #1
  196. bne waitMDDR2
  197. /*
  198. * Delay for SDRAM initialization.
  199. */
  200. mov r3, #0x1800
  201. 4:
  202. subs r3, r3, #1 /* Decrement count. */
  203. bne 4b
  204. b common_tc
  205. skip_sdram:
  206. ldr r0, REG_SDRAM_CONFIG
  207. ldr r1, SDRAM_CONFIG_VAL
  208. str r1, [r0]
  209. common_tc:
  210. /* slow interface */
  211. ldr r1, VAL_TC_EMIFS_CS0_CONFIG
  212. ldr r0, REG_TC_EMIFS_CS0_CONFIG
  213. str r1, [r0] /* Chip Select 0 */
  214. ldr r1, VAL_TC_EMIFS_CS1_CONFIG
  215. ldr r0, REG_TC_EMIFS_CS1_CONFIG
  216. str r1, [r0] /* Chip Select 1 */
  217. ldr r1, VAL_TC_EMIFS_CS3_CONFIG
  218. ldr r0, REG_TC_EMIFS_CS3_CONFIG
  219. str r1, [r0] /* Chip Select 3 */
  220. #ifdef CONFIG_H2_OMAP1610
  221. /* inserting additional 2 clock cycle hold time for LAN */
  222. ldr r0, REG_TC_EMIFS_CS1_ADVANCED
  223. ldr r1, VAL_TC_EMIFS_CS1_ADVANCED
  224. str r1, [r0]
  225. #endif
  226. /* Start MPU Timer 1 */
  227. ldr r0, REG_MPU_LOAD_TIMER
  228. ldr r1, VAL_MPU_LOAD_TIMER
  229. str r1, [r0]
  230. ldr r0, REG_MPU_CNTL_TIMER
  231. ldr r1, VAL_MPU_CNTL_TIMER
  232. str r1, [r0]
  233. /* back to arch calling code */
  234. mov pc, lr
  235. /* the literal pools origin */
  236. .ltorg
  237. REG_TC_EMIFS_CONFIG: /* 32 bits */
  238. .word 0xfffecc0c
  239. REG_TC_EMIFS_CS0_CONFIG: /* 32 bits */
  240. .word 0xfffecc10
  241. REG_TC_EMIFS_CS1_CONFIG: /* 32 bits */
  242. .word 0xfffecc14
  243. REG_TC_EMIFS_CS2_CONFIG: /* 32 bits */
  244. .word 0xfffecc18
  245. REG_TC_EMIFS_CS3_CONFIG: /* 32 bits */
  246. .word 0xfffecc1c
  247. #ifdef CONFIG_H2_OMAP1610
  248. REG_TC_EMIFS_CS1_ADVANCED: /* 32 bits */
  249. .word 0xfffecc54
  250. #endif
  251. /* MPU clock/reset/power mode control registers */
  252. REG_ARM_CKCTL: /* 16 bits */
  253. .word 0xfffece00
  254. REG_ARM_IDLECT3: /* 16 bits */
  255. .word 0xfffece24
  256. REG_ARM_IDLECT2: /* 16 bits */
  257. .word 0xfffece08
  258. REG_ARM_IDLECT1: /* 16 bits */
  259. .word 0xfffece04
  260. REG_ARM_RSTCT2: /* 16 bits */
  261. .word 0xfffece14
  262. REG_ARM_SYSST: /* 16 bits */
  263. .word 0xfffece18
  264. /* DPLL control registers */
  265. REG_DPLL1_CTL: /* 16 bits */
  266. .word 0xfffecf00
  267. /* Watch Dog register */
  268. /* secure watchdog stop */
  269. REG_WSPRDOG:
  270. .word 0xfffeb048
  271. /* watchdog write pending */
  272. REG_WWPSDOG:
  273. .word 0xfffeb034
  274. WSPRDOG_VAL1:
  275. .word 0x0000aaaa
  276. WSPRDOG_VAL2:
  277. .word 0x00005555
  278. /* SDRAM config is: auto refresh enabled, 16 bit 4 bank,
  279. counter @8192 rows, 10 ns, 8 burst */
  280. REG_SDRAM_CONFIG:
  281. .word 0xfffecc20
  282. /* Operation register */
  283. REG_SDRAM_OPERATION:
  284. .word 0xfffecc80
  285. /* Manual command register */
  286. REG_SDRAM_MANUAL_CMD:
  287. .word 0xfffecc84
  288. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  289. REG_SDRAM_MRS:
  290. .word 0xfffecc70
  291. /* SDRAM MRS (New) config is: CAS latency is 2, burst length 8 */
  292. REG_SDRAM_EMRS1:
  293. .word 0xfffecc78
  294. /* WRT DLL register */
  295. REG_DLL_WRT_CONTROL:
  296. .word 0xfffecc68
  297. DLL_WRT_CONTROL_VAL:
  298. .word 0x03f00002
  299. /* URD DLL register */
  300. REG_DLL_URD_CONTROL:
  301. .word 0xfffeccc0
  302. DLL_URD_CONTROL_VAL:
  303. .word 0x00800002
  304. /* LRD DLL register */
  305. REG_DLL_LRD_CONTROL:
  306. .word 0xfffecccc
  307. REG_WATCHDOG:
  308. .word 0xfffec808
  309. REG_MPU_LOAD_TIMER:
  310. .word 0xfffec600
  311. REG_MPU_CNTL_TIMER:
  312. .word 0xfffec500
  313. /* 96 MHz Samsung Mobile DDR */
  314. SDRAM_CONFIG_VAL:
  315. .word 0x001200f4
  316. DLL_LRD_CONTROL_VAL:
  317. .word 0x00800002
  318. VAL_ARM_CKCTL:
  319. .word 0x3000
  320. VAL_DPLL1_CTL:
  321. .word 0x2830
  322. #ifdef CONFIG_INNOVATOROMAP1610
  323. VAL_TC_EMIFS_CS0_CONFIG:
  324. .word 0x002130b0
  325. VAL_TC_EMIFS_CS1_CONFIG:
  326. .word 0x00001131
  327. VAL_TC_EMIFS_CS2_CONFIG:
  328. .word 0x000055f0
  329. VAL_TC_EMIFS_CS3_CONFIG:
  330. .word 0x88011131
  331. #endif
  332. #ifdef CONFIG_H2_OMAP1610
  333. VAL_TC_EMIFS_CS0_CONFIG:
  334. .word 0x00203331
  335. VAL_TC_EMIFS_CS1_CONFIG:
  336. .word 0x8180fff3
  337. VAL_TC_EMIFS_CS2_CONFIG:
  338. .word 0xf800f22a
  339. VAL_TC_EMIFS_CS3_CONFIG:
  340. .word 0x88011131
  341. VAL_TC_EMIFS_CS1_ADVANCED:
  342. .word 0x00000022
  343. #endif
  344. VAL_TC_EMIFF_SDRAM_CONFIG:
  345. .word 0x010290fc
  346. VAL_TC_EMIFF_MRS:
  347. .word 0x00000027
  348. VAL_ARM_IDLECT1:
  349. .word 0x00000400
  350. VAL_ARM_IDLECT2:
  351. .word 0x00000886
  352. VAL_ARM_IDLECT3:
  353. .word 0x00000015
  354. WATCHDOG_VAL1:
  355. .word 0x000000f5
  356. WATCHDOG_VAL2:
  357. .word 0x000000a0
  358. VAL_MPU_LOAD_TIMER:
  359. .word 0xffffffff
  360. VAL_MPU_CNTL_TIMER:
  361. .word 0xffffffa1
  362. /* command values */
  363. .equ CMD_SDRAM_NOP, 0x00000000
  364. .equ CMD_SDRAM_PRECHARGE, 0x00000001
  365. .equ CMD_SDRAM_AUTOREFRESH, 0x00000002
  366. .equ CMD_SDRAM_CKE_SET_HIGH, 0x00000007