speed.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #include <common.h>
  13. #include <ppc_asm.tmpl>
  14. #include <linux/compiler.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. #ifndef CONFIG_SYS_FSL_NUM_CC_PLLS
  19. #define CONFIG_SYS_FSL_NUM_CC_PLLS 6
  20. #endif
  21. /* --------------------------------------------------------------- */
  22. void get_sys_info(sys_info_t *sys_info)
  23. {
  24. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  25. #ifdef CONFIG_FSL_IFC
  26. struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
  27. u32 ccr;
  28. #endif
  29. #ifdef CONFIG_FSL_CORENET
  30. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  31. unsigned int cpu;
  32. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  33. int cc_group[12] = CONFIG_SYS_FSL_CLUSTER_CLOCKS;
  34. #endif
  35. const u8 core_cplx_PLL[16] = {
  36. [ 0] = 0, /* CC1 PPL / 1 */
  37. [ 1] = 0, /* CC1 PPL / 2 */
  38. [ 2] = 0, /* CC1 PPL / 4 */
  39. [ 4] = 1, /* CC2 PPL / 1 */
  40. [ 5] = 1, /* CC2 PPL / 2 */
  41. [ 6] = 1, /* CC2 PPL / 4 */
  42. [ 8] = 2, /* CC3 PPL / 1 */
  43. [ 9] = 2, /* CC3 PPL / 2 */
  44. [10] = 2, /* CC3 PPL / 4 */
  45. [12] = 3, /* CC4 PPL / 1 */
  46. [13] = 3, /* CC4 PPL / 2 */
  47. [14] = 3, /* CC4 PPL / 4 */
  48. };
  49. const u8 core_cplx_pll_div[16] = {
  50. [ 0] = 1, /* CC1 PPL / 1 */
  51. [ 1] = 2, /* CC1 PPL / 2 */
  52. [ 2] = 4, /* CC1 PPL / 4 */
  53. [ 4] = 1, /* CC2 PPL / 1 */
  54. [ 5] = 2, /* CC2 PPL / 2 */
  55. [ 6] = 4, /* CC2 PPL / 4 */
  56. [ 8] = 1, /* CC3 PPL / 1 */
  57. [ 9] = 2, /* CC3 PPL / 2 */
  58. [10] = 4, /* CC3 PPL / 4 */
  59. [12] = 1, /* CC4 PPL / 1 */
  60. [13] = 2, /* CC4 PPL / 2 */
  61. [14] = 4, /* CC4 PPL / 4 */
  62. };
  63. uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS];
  64. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  65. uint rcw_tmp;
  66. #endif
  67. uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS];
  68. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  69. uint mem_pll_rat;
  70. sys_info->freq_systembus = sysclk;
  71. #ifdef CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
  72. uint ddr_refclk_sel;
  73. unsigned int porsr1_sys_clk;
  74. porsr1_sys_clk = in_be32(&gur->porsr1) >> FSL_DCFG_PORSR1_SYSCLK_SHIFT
  75. & FSL_DCFG_PORSR1_SYSCLK_MASK;
  76. if (porsr1_sys_clk == FSL_DCFG_PORSR1_SYSCLK_DIFF)
  77. sys_info->diff_sysclk = 1;
  78. else
  79. sys_info->diff_sysclk = 0;
  80. /*
  81. * DDR_REFCLK_SEL rcw bit is used to determine if DDR PLLS
  82. * are driven by separate DDR Refclock or single source
  83. * differential clock.
  84. */
  85. ddr_refclk_sel = (in_be32(&gur->rcwsr[5]) >>
  86. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT) &
  87. FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK;
  88. /*
  89. * For single source clocking, both ddrclock and sysclock
  90. * are driven by differential sysclock.
  91. */
  92. if (ddr_refclk_sel == FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK)
  93. sys_info->freq_ddrbus = CONFIG_SYS_CLK_FREQ;
  94. else
  95. #endif
  96. #ifdef CONFIG_DDR_CLK_FREQ
  97. sys_info->freq_ddrbus = CONFIG_DDR_CLK_FREQ;
  98. #else
  99. sys_info->freq_ddrbus = sysclk;
  100. #endif
  101. sys_info->freq_systembus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  102. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  103. FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
  104. & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  105. #ifdef CONFIG_SYS_FSL_ERRATUM_A007212
  106. if (mem_pll_rat == 0) {
  107. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
  108. FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT) &
  109. FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
  110. }
  111. #endif
  112. /* T4240/T4160 Rev2.0 MEM_PLL_RAT uses a value which is half of
  113. * T4240/T4160 Rev1.0. eg. It's 12 in Rev1.0, however, for Rev2.0
  114. * it uses 6.
  115. */
  116. #if defined(CONFIG_PPC_T4240) || defined(CONFIG_PPC_T4160)
  117. if (SVR_MAJ(get_svr()) >= 2)
  118. mem_pll_rat *= 2;
  119. #endif
  120. if (mem_pll_rat > 2)
  121. sys_info->freq_ddrbus *= mem_pll_rat;
  122. else
  123. sys_info->freq_ddrbus = sys_info->freq_systembus * mem_pll_rat;
  124. for (i = 0; i < CONFIG_SYS_FSL_NUM_CC_PLLS; i++) {
  125. ratio[i] = (in_be32(&clk->pllcgsr[i].pllcngsr) >> 1) & 0x3f;
  126. if (ratio[i] > 4)
  127. freq_c_pll[i] = sysclk * ratio[i];
  128. else
  129. freq_c_pll[i] = sys_info->freq_systembus * ratio[i];
  130. }
  131. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  132. /*
  133. * As per CHASSIS2 architeture total 12 clusters are posible and
  134. * Each cluster has up to 4 cores, sharing the same PLL selection.
  135. * The cluster clock assignment is SoC defined.
  136. *
  137. * Total 4 clock groups are possible with 3 PLLs each.
  138. * as per array indices, clock group A has 0, 1, 2 numbered PLLs &
  139. * clock group B has 3, 4, 6 and so on.
  140. *
  141. * Clock group A having PLL1, PLL2, PLL3, feeding cores of any cluster
  142. * depends upon the SoC architeture. Same applies to other
  143. * clock groups and clusters.
  144. *
  145. */
  146. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  147. int cluster = fsl_qoriq_core_to_cluster(cpu);
  148. u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
  149. & 0xf;
  150. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  151. cplx_pll += cc_group[cluster] - 1;
  152. sys_info->freq_processor[cpu] =
  153. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  154. }
  155. #if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_T2080) || \
  156. defined(CONFIG_PPC_T2081)
  157. #define FM1_CLK_SEL 0xe0000000
  158. #define FM1_CLK_SHIFT 29
  159. #else
  160. #define PME_CLK_SEL 0xe0000000
  161. #define PME_CLK_SHIFT 29
  162. #define FM1_CLK_SEL 0x1c000000
  163. #define FM1_CLK_SHIFT 26
  164. #endif
  165. #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV)
  166. rcw_tmp = in_be32(&gur->rcwsr[7]);
  167. #endif
  168. #ifdef CONFIG_SYS_DPAA_PME
  169. #ifndef CONFIG_PME_PLAT_CLK_DIV
  170. switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
  171. case 1:
  172. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK];
  173. break;
  174. case 2:
  175. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 2;
  176. break;
  177. case 3:
  178. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 3;
  179. break;
  180. case 4:
  181. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK] / 4;
  182. break;
  183. case 6:
  184. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 2;
  185. break;
  186. case 7:
  187. sys_info->freq_pme = freq_c_pll[CONFIG_SYS_PME_CLK + 1] / 3;
  188. break;
  189. default:
  190. printf("Error: Unknown PME clock select!\n");
  191. case 0:
  192. sys_info->freq_pme = sys_info->freq_systembus / 2;
  193. break;
  194. }
  195. #else
  196. sys_info->freq_pme = sys_info->freq_systembus / CONFIG_SYS_PME_CLK;
  197. #endif
  198. #endif
  199. #ifdef CONFIG_SYS_DPAA_QBMAN
  200. sys_info->freq_qman = sys_info->freq_systembus / 2;
  201. #endif
  202. #ifdef CONFIG_SYS_DPAA_FMAN
  203. #ifndef CONFIG_FM_PLAT_CLK_DIV
  204. switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
  205. case 1:
  206. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK];
  207. break;
  208. case 2:
  209. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 2;
  210. break;
  211. case 3:
  212. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 3;
  213. break;
  214. case 4:
  215. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK] / 4;
  216. break;
  217. case 5:
  218. sys_info->freq_fman[0] = sys_info->freq_systembus;
  219. break;
  220. case 6:
  221. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 2;
  222. break;
  223. case 7:
  224. sys_info->freq_fman[0] = freq_c_pll[CONFIG_SYS_FM1_CLK + 1] / 3;
  225. break;
  226. default:
  227. printf("Error: Unknown FMan1 clock select!\n");
  228. case 0:
  229. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  230. break;
  231. }
  232. #if (CONFIG_SYS_NUM_FMAN) == 2
  233. #ifdef CONFIG_SYS_FM2_CLK
  234. #define FM2_CLK_SEL 0x00000038
  235. #define FM2_CLK_SHIFT 3
  236. rcw_tmp = in_be32(&gur->rcwsr[15]);
  237. switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
  238. case 1:
  239. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1];
  240. break;
  241. case 2:
  242. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 2;
  243. break;
  244. case 3:
  245. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 3;
  246. break;
  247. case 4:
  248. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK + 1] / 4;
  249. break;
  250. case 5:
  251. sys_info->freq_fman[1] = sys_info->freq_systembus;
  252. break;
  253. case 6:
  254. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 2;
  255. break;
  256. case 7:
  257. sys_info->freq_fman[1] = freq_c_pll[CONFIG_SYS_FM2_CLK] / 3;
  258. break;
  259. default:
  260. printf("Error: Unknown FMan2 clock select!\n");
  261. case 0:
  262. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  263. break;
  264. }
  265. #endif
  266. #endif /* CONFIG_SYS_NUM_FMAN == 2 */
  267. #else
  268. sys_info->freq_fman[0] = sys_info->freq_systembus / CONFIG_SYS_FM1_CLK;
  269. #endif
  270. #endif
  271. #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  272. for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
  273. u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
  274. & 0xf;
  275. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  276. sys_info->freq_processor[cpu] =
  277. freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];
  278. }
  279. #define PME_CLK_SEL 0x80000000
  280. #define FM1_CLK_SEL 0x40000000
  281. #define FM2_CLK_SEL 0x20000000
  282. #define HWA_ASYNC_DIV 0x04000000
  283. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  284. #define HWA_CC_PLL 1
  285. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
  286. #define HWA_CC_PLL 2
  287. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  288. #define HWA_CC_PLL 2
  289. #else
  290. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  291. #endif
  292. rcw_tmp = in_be32(&gur->rcwsr[7]);
  293. #ifdef CONFIG_SYS_DPAA_PME
  294. if (rcw_tmp & PME_CLK_SEL) {
  295. if (rcw_tmp & HWA_ASYNC_DIV)
  296. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 4;
  297. else
  298. sys_info->freq_pme = freq_c_pll[HWA_CC_PLL] / 2;
  299. } else {
  300. sys_info->freq_pme = sys_info->freq_systembus / 2;
  301. }
  302. #endif
  303. #ifdef CONFIG_SYS_DPAA_FMAN
  304. if (rcw_tmp & FM1_CLK_SEL) {
  305. if (rcw_tmp & HWA_ASYNC_DIV)
  306. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 4;
  307. else
  308. sys_info->freq_fman[0] = freq_c_pll[HWA_CC_PLL] / 2;
  309. } else {
  310. sys_info->freq_fman[0] = sys_info->freq_systembus / 2;
  311. }
  312. #if (CONFIG_SYS_NUM_FMAN) == 2
  313. if (rcw_tmp & FM2_CLK_SEL) {
  314. if (rcw_tmp & HWA_ASYNC_DIV)
  315. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 4;
  316. else
  317. sys_info->freq_fman[1] = freq_c_pll[HWA_CC_PLL] / 2;
  318. } else {
  319. sys_info->freq_fman[1] = sys_info->freq_systembus / 2;
  320. }
  321. #endif
  322. #endif
  323. #ifdef CONFIG_SYS_DPAA_QBMAN
  324. sys_info->freq_qman = sys_info->freq_systembus / 2;
  325. #endif
  326. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  327. #ifdef CONFIG_U_QE
  328. sys_info->freq_qe = sys_info->freq_systembus / 2;
  329. #endif
  330. #else /* CONFIG_FSL_CORENET */
  331. uint plat_ratio, e500_ratio, half_freq_systembus;
  332. int i;
  333. #ifdef CONFIG_QE
  334. __maybe_unused u32 qe_ratio;
  335. #endif
  336. plat_ratio = (gur->porpllsr) & 0x0000003e;
  337. plat_ratio >>= 1;
  338. sys_info->freq_systembus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  339. /* Divide before multiply to avoid integer
  340. * overflow for processor speeds above 2GHz */
  341. half_freq_systembus = sys_info->freq_systembus/2;
  342. for (i = 0; i < cpu_numcores(); i++) {
  343. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  344. sys_info->freq_processor[i] = e500_ratio * half_freq_systembus;
  345. }
  346. /* Note: freq_ddrbus is the MCLK frequency, not the data rate. */
  347. sys_info->freq_ddrbus = sys_info->freq_systembus;
  348. #ifdef CONFIG_DDR_CLK_FREQ
  349. {
  350. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  351. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  352. if (ddr_ratio != 0x7)
  353. sys_info->freq_ddrbus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  354. }
  355. #endif
  356. #ifdef CONFIG_QE
  357. #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  358. sys_info->freq_qe = sys_info->freq_systembus;
  359. #else
  360. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  361. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  362. sys_info->freq_qe = qe_ratio * CONFIG_SYS_CLK_FREQ;
  363. #endif
  364. #endif
  365. #ifdef CONFIG_SYS_DPAA_FMAN
  366. sys_info->freq_fman[0] = sys_info->freq_systembus;
  367. #endif
  368. #endif /* CONFIG_FSL_CORENET */
  369. #if defined(CONFIG_FSL_LBC)
  370. uint lcrr_div;
  371. #if defined(CONFIG_SYS_LBC_LCRR)
  372. /* We will program LCRR to this value later */
  373. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  374. #else
  375. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  376. #endif
  377. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  378. #if defined(CONFIG_FSL_CORENET)
  379. /* If this is corenet based SoC, bit-representation
  380. * for four times the clock divider values.
  381. */
  382. lcrr_div *= 4;
  383. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  384. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  385. /*
  386. * Yes, the entire PQ38 family use the same
  387. * bit-representation for twice the clock divider values.
  388. */
  389. lcrr_div *= 2;
  390. #endif
  391. sys_info->freq_localbus = sys_info->freq_systembus / lcrr_div;
  392. } else {
  393. /* In case anyone cares what the unknown value is */
  394. sys_info->freq_localbus = lcrr_div;
  395. }
  396. #endif
  397. #if defined(CONFIG_FSL_IFC)
  398. ccr = in_be32(&ifc_regs->ifc_ccr);
  399. ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
  400. sys_info->freq_localbus = sys_info->freq_systembus / ccr;
  401. #endif
  402. }
  403. int get_clocks (void)
  404. {
  405. sys_info_t sys_info;
  406. #ifdef CONFIG_MPC8544
  407. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  408. #endif
  409. #if defined(CONFIG_CPM2)
  410. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  411. uint sccr, dfbrg;
  412. /* set VCO = 4 * BRG */
  413. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  414. sccr = cpm->im_cpm_intctl.sccr;
  415. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  416. #endif
  417. get_sys_info (&sys_info);
  418. gd->cpu_clk = sys_info.freq_processor[0];
  419. gd->bus_clk = sys_info.freq_systembus;
  420. gd->mem_clk = sys_info.freq_ddrbus;
  421. gd->arch.lbc_clk = sys_info.freq_localbus;
  422. #ifdef CONFIG_QE
  423. gd->arch.qe_clk = sys_info.freq_qe;
  424. gd->arch.brg_clk = gd->arch.qe_clk / 2;
  425. #endif
  426. /*
  427. * The base clock for I2C depends on the actual SOC. Unfortunately,
  428. * there is no pattern that can be used to determine the frequency, so
  429. * the only choice is to look up the actual SOC number and use the value
  430. * for that SOC. This information is taken from application note
  431. * AN2919.
  432. */
  433. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  434. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) || \
  435. defined(CONFIG_P1022)
  436. gd->arch.i2c1_clk = sys_info.freq_systembus;
  437. #elif defined(CONFIG_MPC8544)
  438. /*
  439. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  440. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  441. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  442. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  443. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  444. */
  445. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  446. gd->arch.i2c1_clk = sys_info.freq_systembus / 3;
  447. else
  448. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  449. #else
  450. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  451. gd->arch.i2c1_clk = sys_info.freq_systembus / 2;
  452. #endif
  453. gd->arch.i2c2_clk = gd->arch.i2c1_clk;
  454. #if defined(CONFIG_FSL_ESDHC)
  455. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  456. defined(CONFIG_P1014)
  457. gd->arch.sdhc_clk = gd->bus_clk;
  458. #else
  459. gd->arch.sdhc_clk = gd->bus_clk / 2;
  460. #endif
  461. #endif /* defined(CONFIG_FSL_ESDHC) */
  462. #if defined(CONFIG_CPM2)
  463. gd->arch.vco_out = 2*sys_info.freq_systembus;
  464. gd->arch.cpm_clk = gd->arch.vco_out / 2;
  465. gd->arch.scc_clk = gd->arch.vco_out / 4;
  466. gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
  467. #endif
  468. if(gd->cpu_clk != 0) return (0);
  469. else return (1);
  470. }
  471. /********************************************
  472. * get_bus_freq
  473. * return system bus freq in Hz
  474. *********************************************/
  475. ulong get_bus_freq (ulong dummy)
  476. {
  477. return gd->bus_clk;
  478. }
  479. /********************************************
  480. * get_ddr_freq
  481. * return ddr bus freq in Hz
  482. *********************************************/
  483. ulong get_ddr_freq (ulong dummy)
  484. {
  485. return gd->mem_clk;
  486. }