keystone_serdes.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * TI serdes driver for keystone2.
  4. *
  5. * (C) Copyright 2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #include <errno.h>
  9. #include <common.h>
  10. #include <asm/ti-common/keystone_serdes.h>
  11. #define SERDES_CMU_REGS(x) (0x0000 + (0x0c00 * (x)))
  12. #define SERDES_LANE_REGS(x) (0x0200 + (0x200 * (x)))
  13. #define SERDES_COMLANE_REGS 0x0a00
  14. #define SERDES_WIZ_REGS 0x1fc0
  15. #define SERDES_CMU_REG_000(x) (SERDES_CMU_REGS(x) + 0x000)
  16. #define SERDES_CMU_REG_010(x) (SERDES_CMU_REGS(x) + 0x010)
  17. #define SERDES_COMLANE_REG_000 (SERDES_COMLANE_REGS + 0x000)
  18. #define SERDES_LANE_REG_000(x) (SERDES_LANE_REGS(x) + 0x000)
  19. #define SERDES_LANE_REG_028(x) (SERDES_LANE_REGS(x) + 0x028)
  20. #define SERDES_LANE_CTL_STATUS_REG(x) (SERDES_WIZ_REGS + 0x0020 + (4 * (x)))
  21. #define SERDES_PLL_CTL_REG (SERDES_WIZ_REGS + 0x0034)
  22. #define SERDES_RESET BIT(28)
  23. #define SERDES_LANE_RESET BIT(29)
  24. #define SERDES_LANE_LOOPBACK BIT(30)
  25. #define SERDES_LANE_EN_VAL(x, y, z) (x[y] | (z << 26) | (z << 10))
  26. #define SERDES_CMU_CFG_NUM 5
  27. #define SERDES_COMLANE_CFG_NUM 10
  28. #define SERDES_LANE_CFG_NUM 10
  29. struct serdes_cfg {
  30. u32 ofs;
  31. u32 val;
  32. u32 mask;
  33. };
  34. struct cfg_entry {
  35. enum ks2_serdes_clock clk;
  36. enum ks2_serdes_rate rate;
  37. struct serdes_cfg cmu[SERDES_CMU_CFG_NUM];
  38. struct serdes_cfg comlane[SERDES_COMLANE_CFG_NUM];
  39. struct serdes_cfg lane[SERDES_LANE_CFG_NUM];
  40. };
  41. /* SERDES PHY lane enable configuration value, indexed by PHY interface */
  42. static u32 serdes_cfg_lane_enable[] = {
  43. 0xf000f0c0, /* SGMII */
  44. 0xf0e9f038, /* PCSR */
  45. };
  46. /* SERDES PHY PLL enable configuration value, indexed by PHY interface */
  47. static u32 serdes_cfg_pll_enable[] = {
  48. 0xe0000000, /* SGMII */
  49. 0xee000000, /* PCSR */
  50. };
  51. /**
  52. * Array to hold all possible serdes configurations.
  53. * Combination for 5 clock settings and 6 baud rates.
  54. */
  55. static struct cfg_entry cfgs[] = {
  56. {
  57. .clk = SERDES_CLOCK_156P25M,
  58. .rate = SERDES_RATE_5G,
  59. .cmu = {
  60. {0x0000, 0x00800000, 0xffff0000},
  61. {0x0014, 0x00008282, 0x0000ffff},
  62. {0x0060, 0x00142438, 0x00ffffff},
  63. {0x0064, 0x00c3c700, 0x00ffff00},
  64. {0x0078, 0x0000c000, 0x0000ff00}
  65. },
  66. .comlane = {
  67. {0x0a00, 0x00000800, 0x0000ff00},
  68. {0x0a08, 0x38a20000, 0xffff0000},
  69. {0x0a30, 0x008a8a00, 0x00ffff00},
  70. {0x0a84, 0x00000600, 0x0000ff00},
  71. {0x0a94, 0x10000000, 0xff000000},
  72. {0x0aa0, 0x81000000, 0xff000000},
  73. {0x0abc, 0xff000000, 0xff000000},
  74. {0x0ac0, 0x0000008b, 0x000000ff},
  75. {0x0b08, 0x583f0000, 0xffff0000},
  76. {0x0b0c, 0x0000004e, 0x000000ff}
  77. },
  78. .lane = {
  79. {0x0004, 0x38000080, 0xff0000ff},
  80. {0x0008, 0x00000000, 0x000000ff},
  81. {0x000c, 0x02000000, 0xff000000},
  82. {0x0010, 0x1b000000, 0xff000000},
  83. {0x0014, 0x00006fb8, 0x0000ffff},
  84. {0x0018, 0x758000e4, 0xffff00ff},
  85. {0x00ac, 0x00004400, 0x0000ff00},
  86. {0x002c, 0x00100800, 0x00ffff00},
  87. {0x0080, 0x00820082, 0x00ff00ff},
  88. {0x0084, 0x1d0f0385, 0xffffffff}
  89. },
  90. },
  91. };
  92. static inline void ks2_serdes_rmw(u32 addr, u32 value, u32 mask)
  93. {
  94. writel(((readl(addr) & (~mask)) | (value & mask)), addr);
  95. }
  96. static void ks2_serdes_cfg_setup(u32 base, struct serdes_cfg *cfg, u32 size)
  97. {
  98. u32 i;
  99. for (i = 0; i < size; i++)
  100. ks2_serdes_rmw(base + cfg[i].ofs, cfg[i].val, cfg[i].mask);
  101. }
  102. static void ks2_serdes_lane_config(u32 base, struct serdes_cfg *cfg_lane,
  103. u32 size, u32 lane)
  104. {
  105. u32 i;
  106. for (i = 0; i < size; i++)
  107. ks2_serdes_rmw(base + cfg_lane[i].ofs + SERDES_LANE_REGS(lane),
  108. cfg_lane[i].val, cfg_lane[i].mask);
  109. }
  110. static int ks2_serdes_init_cfg(u32 base, struct cfg_entry *cfg, u32 num_lanes)
  111. {
  112. u32 i;
  113. ks2_serdes_cfg_setup(base, cfg->cmu, SERDES_CMU_CFG_NUM);
  114. ks2_serdes_cfg_setup(base, cfg->comlane, SERDES_COMLANE_CFG_NUM);
  115. for (i = 0; i < num_lanes; i++)
  116. ks2_serdes_lane_config(base, cfg->lane, SERDES_LANE_CFG_NUM, i);
  117. return 0;
  118. }
  119. static void ks2_serdes_cmu_comlane_enable(u32 base, struct ks2_serdes *serdes)
  120. {
  121. /* Bring SerDes out of Reset */
  122. ks2_serdes_rmw(base + SERDES_CMU_REG_010(0), 0x0, SERDES_RESET);
  123. if (serdes->intf == SERDES_PHY_PCSR)
  124. ks2_serdes_rmw(base + SERDES_CMU_REG_010(1), 0x0, SERDES_RESET);
  125. /* Enable CMU and COMLANE */
  126. ks2_serdes_rmw(base + SERDES_CMU_REG_000(0), 0x03, 0x000000ff);
  127. if (serdes->intf == SERDES_PHY_PCSR)
  128. ks2_serdes_rmw(base + SERDES_CMU_REG_000(1), 0x03, 0x000000ff);
  129. ks2_serdes_rmw(base + SERDES_COMLANE_REG_000, 0x5f, 0x000000ff);
  130. }
  131. static void ks2_serdes_pll_enable(u32 base, struct ks2_serdes *serdes)
  132. {
  133. writel(serdes_cfg_pll_enable[serdes->intf],
  134. base + SERDES_PLL_CTL_REG);
  135. }
  136. static void ks2_serdes_lane_reset(u32 base, u32 reset, u32 lane)
  137. {
  138. if (reset)
  139. ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
  140. 0x1, SERDES_LANE_RESET);
  141. else
  142. ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
  143. 0x0, SERDES_LANE_RESET);
  144. }
  145. static void ks2_serdes_lane_enable(u32 base,
  146. struct ks2_serdes *serdes, u32 lane)
  147. {
  148. /* Bring lane out of reset */
  149. ks2_serdes_lane_reset(base, 0, lane);
  150. writel(SERDES_LANE_EN_VAL(serdes_cfg_lane_enable, serdes->intf,
  151. serdes->rate_mode),
  152. base + SERDES_LANE_CTL_STATUS_REG(lane));
  153. /* Set NES bit if Loopback Enabled */
  154. if (serdes->loopback)
  155. ks2_serdes_rmw(base + SERDES_LANE_REG_000(lane),
  156. 0x1, SERDES_LANE_LOOPBACK);
  157. }
  158. int ks2_serdes_init(u32 base, struct ks2_serdes *serdes, u32 num_lanes)
  159. {
  160. int i;
  161. int ret = 0;
  162. for (i = 0; i < ARRAY_SIZE(cfgs); i++)
  163. if (serdes->clk == cfgs[i].clk && serdes->rate == cfgs[i].rate)
  164. break;
  165. if (i >= ARRAY_SIZE(cfgs)) {
  166. puts("Cannot find keystone SerDes configuration");
  167. return -EINVAL;
  168. }
  169. ks2_serdes_init_cfg(base, &cfgs[i], num_lanes);
  170. ks2_serdes_cmu_comlane_enable(base, serdes);
  171. for (i = 0; i < num_lanes; i++)
  172. ks2_serdes_lane_enable(base, serdes, i);
  173. ks2_serdes_pll_enable(base, serdes);
  174. return ret;
  175. }