comphy_a3700.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2015-2016 Marvell International Ltd.
  4. */
  5. #ifndef _COMPHY_A3700_H_
  6. #define _COMPHY_A3700_H_
  7. #include "comphy.h"
  8. #include "comphy_hpipe.h"
  9. #define MVEBU_REG(offs) \
  10. ((void __iomem *)(ulong)MVEBU_REGISTER(offs))
  11. #define DEFAULT_REFCLK_MHZ 25
  12. #define PLL_SET_DELAY_US 600
  13. #define PLL_LOCK_TIMEOUT 1000
  14. #define POLL_16B_REG 1
  15. #define POLL_32B_REG 0
  16. /*
  17. * COMPHY SB definitions
  18. */
  19. #define COMPHY_SEL_ADDR MVEBU_REG(0x0183FC)
  20. #define COMPHY_PHY_CFG1_ADDR(lane) MVEBU_REG(0x018300 + (1 - lane) * 0x28)
  21. #define rb_pin_pu_iveref BIT(1)
  22. #define rb_pin_reset_core BIT(11)
  23. #define rb_pin_reset_comphy BIT(12)
  24. #define rb_pin_pu_pll BIT(16)
  25. #define rb_pin_pu_rx BIT(17)
  26. #define rb_pin_pu_tx BIT(18)
  27. #define rb_pin_tx_idle BIT(19)
  28. #define rf_gen_rx_sel_shift 22
  29. #define rf_gen_rx_select (0x0F << rf_gen_rx_sel_shift)
  30. #define rf_gen_tx_sel_shift 26
  31. #define rf_gen_tx_select (0x0F << rf_gen_tx_sel_shift)
  32. #define rb_phy_rx_init BIT(30)
  33. #define COMPHY_PHY_STAT1_ADDR(lane) MVEBU_REG(0x018318 + (1 - lane) * 0x28)
  34. #define rb_rx_init_done BIT(0)
  35. #define rb_pll_ready_rx BIT(2)
  36. #define rb_pll_ready_tx BIT(3)
  37. /*
  38. * PCIe/USB/SGMII definitions
  39. */
  40. #define PCIE_BASE MVEBU_REG(0x070000)
  41. #define PCIETOP_BASE MVEBU_REG(0x080000)
  42. #define PCIE_RAMBASE MVEBU_REG(0x08C000)
  43. #define PCIEPHY_BASE MVEBU_REG(0x01F000)
  44. #define PCIEPHY_SHFT 2
  45. #define USB32_BASE MVEBU_REG(0x050000) /* usb3 device */
  46. #define USB32H_BASE MVEBU_REG(0x058000) /* usb3 host */
  47. #define USB3PHY_BASE MVEBU_REG(0x05C000)
  48. #define USB2PHY_BASE MVEBU_REG(0x05D000)
  49. #define USB2PHY2_BASE MVEBU_REG(0x05F000)
  50. #define USB32_CTRL_BASE MVEBU_REG(0x05D800)
  51. #define USB3PHY_SHFT 2
  52. #define USB3PHY_LANE2_REG_BASE_OFFSET 0x200
  53. static inline void __iomem *sgmiiphy_addr(u32 lane, u32 addr)
  54. {
  55. addr = (addr & 0x00007FF) * 2;
  56. if (lane == 1)
  57. return PCIEPHY_BASE + addr;
  58. else
  59. return USB3PHY_BASE + addr;
  60. }
  61. /* units */
  62. enum phy_unit {
  63. PCIE = 1,
  64. USB3 = 2,
  65. };
  66. static inline void __iomem *phy_addr(enum phy_unit unit, u32 addr)
  67. {
  68. if (unit == PCIE)
  69. return PCIEPHY_BASE + addr * PCIEPHY_SHFT;
  70. else
  71. return USB3PHY_BASE + addr * USB3PHY_SHFT;
  72. }
  73. /* bit definition for USB32_CTRL_BASE (USB32 Control Mode) */
  74. #define usb32_ctrl_id_mode BIT(0)
  75. #define usb32_ctrl_soft_id BIT(1)
  76. #define usb32_ctrl_int_mode BIT(4)
  77. #define PWR_PLL_CTRL 0x01
  78. #define rf_phy_mode_shift 5
  79. #define rf_phy_mode_mask (0x7 << rf_phy_mode_shift)
  80. #define rf_ref_freq_sel_shift 0
  81. #define rf_ref_freq_sel_mask (0x1F << rf_ref_freq_sel_shift)
  82. #define PHY_MODE_SGMII 0x4
  83. #define KVCO_CAL_CTRL 0x02
  84. #define rb_use_max_pll_rate BIT(12)
  85. #define rb_force_calibration_done BIT(9)
  86. #define DIG_LB_EN 0x23
  87. #define rf_data_width_shift 10
  88. #define rf_data_width_mask (0x3 << rf_data_width_shift)
  89. #define SYNC_PATTERN 0x24
  90. #define phy_txd_inv BIT(10)
  91. #define phy_rxd_inv BIT(11)
  92. #define SYNC_MASK_GEN 0x25
  93. #define rb_idle_sync_en BIT(12)
  94. #define UNIT_CTRL 0x48
  95. #define GEN2_SETTINGS_2 0x3e
  96. #define g2_tx_ssc_amp BIT(14)
  97. #define GEN2_SETTINGS_3 0x3f
  98. #define GEN3_SETTINGS_3 0x112
  99. #define MISC_REG0 0x4f
  100. #define rb_clk100m_125m_en BIT(4)
  101. #define rb_clk500m_en BIT(7)
  102. #define rb_ref_clk_sel BIT(10)
  103. #define UNIT_IFACE_REF_CLK_CTRL 0x51
  104. #define rb_ref1m_gen_div_force BIT(8)
  105. #define rf_ref1m_gen_div_value_shift 0
  106. #define rf_ref1m_gen_div_value_mask (0xFF << rf_ref1m_gen_div_value_shift)
  107. #define UNIT_ERR_CNT_CONST_CTRL 0x6a
  108. #define rb_fast_dfe_enable BIT(13)
  109. #define MISC_REG1 0x73
  110. #define bf_sel_bits_pcie_force BIT(15)
  111. #define LANE_CFG0 0x180
  112. #define bf_use_max_pll_rate BIT(9)
  113. #define LANE_CFG1 0x181
  114. #define bf_use_max_pll_rate BIT(9)
  115. #define prd_txdeemph1_mask BIT(15)
  116. #define tx_det_rx_mode BIT(6)
  117. #define gen2_tx_data_dly_deft (2 << 3)
  118. #define gen2_tx_data_dly_mask (BIT(3) | BIT(4))
  119. #define tx_elec_idle_mode_en BIT(0)
  120. #define LANE_CFG4 0x188
  121. #define bf_spread_spectrum_clock_en BIT(7)
  122. #define LANE_STAT1 0x183
  123. #define rb_txdclk_pclk_en BIT(0)
  124. #define GLOB_PHY_CTRL0 0x1c1
  125. #define bf_soft_rst BIT(0)
  126. #define bf_mode_refdiv 0x30
  127. #define rb_mode_core_clk_freq_sel BIT(9)
  128. #define rb_mode_pipe_width_32 BIT(3)
  129. #define TEST_MODE_CTRL 0x1c2
  130. #define rb_mode_margin_override BIT(2)
  131. #define GLOB_CLK_SRC_LO 0x1c3
  132. #define bf_cfg_sel_20b BIT(15)
  133. #define PWR_MGM_TIM1 0x1d0
  134. #define PCIE_REF_CLK_ADDR (PCIE_BASE + 0x4814)
  135. #define USB3_CTRPUL_VAL_REG (0x20 + USB32_BASE)
  136. #define USB3H_CTRPUL_VAL_REG (0x3454 + USB32H_BASE)
  137. #define rb_usb3_ctr_100ns 0xff000000
  138. #define USB2_OTG_PHY_CTRL_ADDR (0x820 + USB2PHY_BASE)
  139. #define rb_usb2phy_suspm BIT(14)
  140. #define rb_usb2phy_pu BIT(0)
  141. #define USB2_PHY_OTG_CTRL_ADDR (0x34 + USB2PHY_BASE)
  142. #define rb_pu_otg BIT(4)
  143. #define USB2_PHY_CHRGR_DET_ADDR (0x38 + USB2PHY_BASE)
  144. #define rb_cdp_en BIT(2)
  145. #define rb_dcp_en BIT(3)
  146. #define rb_pd_en BIT(4)
  147. #define rb_pu_chrg_dtc BIT(5)
  148. #define rb_cdp_dm_auto BIT(7)
  149. #define rb_enswitch_dp BIT(12)
  150. #define rb_enswitch_dm BIT(13)
  151. #define USB2_CAL_CTRL_ADDR (0x8 + USB2PHY_BASE)
  152. #define rb_usb2phy_pllcal_done BIT(31)
  153. #define rb_usb2phy_impcal_done BIT(23)
  154. #define USB2_PLL_CTRL0_ADDR (0x0 + USB2PHY_BASE)
  155. #define rb_usb2phy_pll_ready BIT(31)
  156. #define USB2_RX_CHAN_CTRL1_ADDR (0x18 + USB2PHY_BASE)
  157. #define rb_usb2phy_sqcal_done BIT(31)
  158. #define USB2_PHY2_CTRL_ADDR (0x804 + USB2PHY2_BASE)
  159. #define rb_usb2phy2_suspm BIT(7)
  160. #define rb_usb2phy2_pu BIT(0)
  161. #define USB2_PHY2_CAL_CTRL_ADDR (0x8 + USB2PHY2_BASE)
  162. #define USB2_PHY2_PLL_CTRL0_ADDR (0x0 + USB2PHY2_BASE)
  163. #define USB2_PHY2_RX_CHAN_CTRL1_ADDR (0x18 + USB2PHY2_BASE)
  164. #define USB2_PHY_BASE(usb32) (usb32 == 0 ? USB2PHY2_BASE : USB2PHY_BASE)
  165. #define USB2_PHY_CTRL_ADDR(usb32) \
  166. (usb32 == 0 ? USB2_PHY2_CTRL_ADDR : USB2_OTG_PHY_CTRL_ADDR)
  167. #define RB_USB2PHY_SUSPM(usb32) \
  168. (usb32 == 0 ? rb_usb2phy2_suspm : rb_usb2phy_suspm)
  169. #define RB_USB2PHY_PU(usb32) \
  170. (usb32 == 0 ? rb_usb2phy2_pu : rb_usb2phy_pu)
  171. #define USB2_PHY_CAL_CTRL_ADDR(usb32) \
  172. (usb32 == 0 ? USB2_PHY2_CAL_CTRL_ADDR : USB2_CAL_CTRL_ADDR)
  173. #define USB2_PHY_RX_CHAN_CTRL1_ADDR(usb32) \
  174. (usb32 == 0 ? USB2_PHY2_RX_CHAN_CTRL1_ADDR : USB2_RX_CHAN_CTRL1_ADDR)
  175. #define USB2_PHY_PLL_CTRL0_ADDR(usb32) \
  176. (usb32 == 0 ? USB2_PHY2_PLL_CTRL0_ADDR : USB2_PLL_CTRL0_ADDR)
  177. /*
  178. * SATA definitions
  179. */
  180. #define AHCI_BASE MVEBU_REG(0xE0000)
  181. #define rh_vsreg_addr (AHCI_BASE + 0x178)
  182. #define rh_vsreg_data (AHCI_BASE + 0x17C)
  183. #define rh_vs0_a (AHCI_BASE + 0xA0)
  184. #define rh_vs0_d (AHCI_BASE + 0xA4)
  185. #define vphy_sync_pattern_reg 0x224
  186. #define bs_txd_inv BIT(10)
  187. #define bs_rxd_inv BIT(11)
  188. #define vphy_loopback_reg0 0x223
  189. #define bs_phyintf_40bit 0x0C00
  190. #define bs_pll_ready_tx 0x10
  191. #define vphy_power_reg0 0x201
  192. #define vphy_calctl_reg 0x202
  193. #define bs_max_pll_rate BIT(12)
  194. #define vphy_reserve_reg 0x0e
  195. #define bs_phyctrl_frm_pin BIT(13)
  196. #define vsata_ctrl_reg 0x00
  197. #define bs_phy_pu_pll BIT(6)
  198. /*
  199. * SDIO/eMMC definitions
  200. */
  201. #define SDIO_BASE MVEBU_REG(0xD8000)
  202. #define SDIO_HOST_CTRL1_ADDR (SDIO_BASE + 0x28)
  203. #define SDIO_SDHC_FIFO_ADDR (SDIO_BASE + 0x12C)
  204. #define SDIO_CAP_12_ADDR (SDIO_BASE + 0x40)
  205. #define SDIO_ENDIAN_ADDR (SDIO_BASE + 0x1A4)
  206. #define SDIO_PHY_TIMING_ADDR (SDIO_BASE + 0x170)
  207. #define SDIO_PHY_PAD_CTRL0_ADDR (SDIO_BASE + 0x178)
  208. #define SDIO_DLL_RST_ADDR (SDIO_BASE + 0x148)
  209. #endif /* _COMPHY_A3700_H_ */