realtek.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * RealTek PHY drivers
  4. *
  5. * Copyright 2010-2011, 2015 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. * Copyright 2016 Karsten Merker <merker@debian.org>
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <linux/bitops.h>
  12. #include <phy.h>
  13. #define PHY_RTL8211x_FORCE_MASTER BIT(1)
  14. #define PHY_RTL8211E_PINE64_GIGABIT_FIX BIT(2)
  15. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  16. /* RTL8211x 1000BASE-T Control Register */
  17. #define MIIM_RTL8211x_CTRL1000T_MSCE BIT(12);
  18. #define MIIM_RTL8211x_CTRL1000T_MASTER BIT(11);
  19. /* RTL8211x PHY Status Register */
  20. #define MIIM_RTL8211x_PHY_STATUS 0x11
  21. #define MIIM_RTL8211x_PHYSTAT_SPEED 0xc000
  22. #define MIIM_RTL8211x_PHYSTAT_GBIT 0x8000
  23. #define MIIM_RTL8211x_PHYSTAT_100 0x4000
  24. #define MIIM_RTL8211x_PHYSTAT_DUPLEX 0x2000
  25. #define MIIM_RTL8211x_PHYSTAT_SPDDONE 0x0800
  26. #define MIIM_RTL8211x_PHYSTAT_LINK 0x0400
  27. /* RTL8211x PHY Interrupt Enable Register */
  28. #define MIIM_RTL8211x_PHY_INER 0x12
  29. #define MIIM_RTL8211x_PHY_INTR_ENA 0x9f01
  30. #define MIIM_RTL8211x_PHY_INTR_DIS 0x0000
  31. /* RTL8211x PHY Interrupt Status Register */
  32. #define MIIM_RTL8211x_PHY_INSR 0x13
  33. /* RTL8211F PHY Status Register */
  34. #define MIIM_RTL8211F_PHY_STATUS 0x1a
  35. #define MIIM_RTL8211F_AUTONEG_ENABLE 0x1000
  36. #define MIIM_RTL8211F_PHYSTAT_SPEED 0x0030
  37. #define MIIM_RTL8211F_PHYSTAT_GBIT 0x0020
  38. #define MIIM_RTL8211F_PHYSTAT_100 0x0010
  39. #define MIIM_RTL8211F_PHYSTAT_DUPLEX 0x0008
  40. #define MIIM_RTL8211F_PHYSTAT_SPDDONE 0x0800
  41. #define MIIM_RTL8211F_PHYSTAT_LINK 0x0004
  42. #define MIIM_RTL8211E_CONFREG 0x1c
  43. #define MIIM_RTL8211E_CONFREG_TXD 0x0002
  44. #define MIIM_RTL8211E_CONFREG_RXD 0x0004
  45. #define MIIM_RTL8211E_CONFREG_MAGIC 0xb400 /* Undocumented */
  46. #define MIIM_RTL8211E_EXT_PAGE_SELECT 0x1e
  47. #define MIIM_RTL8211F_PAGE_SELECT 0x1f
  48. #define MIIM_RTL8211F_TX_DELAY 0x100
  49. #define MIIM_RTL8211F_LCR 0x10
  50. static int rtl8211b_probe(struct phy_device *phydev)
  51. {
  52. #ifdef CONFIG_RTL8211X_PHY_FORCE_MASTER
  53. phydev->flags |= PHY_RTL8211x_FORCE_MASTER;
  54. #endif
  55. return 0;
  56. }
  57. static int rtl8211e_probe(struct phy_device *phydev)
  58. {
  59. #ifdef CONFIG_RTL8211E_PINE64_GIGABIT_FIX
  60. phydev->flags |= PHY_RTL8211E_PINE64_GIGABIT_FIX;
  61. #endif
  62. return 0;
  63. }
  64. /* RealTek RTL8211x */
  65. static int rtl8211x_config(struct phy_device *phydev)
  66. {
  67. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  68. /* mask interrupt at init; if the interrupt is
  69. * needed indeed, it should be explicitly enabled
  70. */
  71. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER,
  72. MIIM_RTL8211x_PHY_INTR_DIS);
  73. if (phydev->flags & PHY_RTL8211x_FORCE_MASTER) {
  74. unsigned int reg;
  75. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_CTRL1000);
  76. /* force manual master/slave configuration */
  77. reg |= MIIM_RTL8211x_CTRL1000T_MSCE;
  78. /* force master mode */
  79. reg |= MIIM_RTL8211x_CTRL1000T_MASTER;
  80. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, reg);
  81. }
  82. if (phydev->flags & PHY_RTL8211E_PINE64_GIGABIT_FIX) {
  83. unsigned int reg;
  84. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT,
  85. 7);
  86. phy_write(phydev, MDIO_DEVAD_NONE,
  87. MIIM_RTL8211E_EXT_PAGE_SELECT, 0xa4);
  88. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211E_CONFREG);
  89. /* Ensure both internal delays are turned off */
  90. reg &= ~(MIIM_RTL8211E_CONFREG_TXD | MIIM_RTL8211E_CONFREG_RXD);
  91. /* Flip the magic undocumented bits */
  92. reg |= MIIM_RTL8211E_CONFREG_MAGIC;
  93. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211E_CONFREG, reg);
  94. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT,
  95. 0);
  96. }
  97. /* read interrupt status just to clear it */
  98. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER);
  99. genphy_config_aneg(phydev);
  100. return 0;
  101. }
  102. static int rtl8211f_config(struct phy_device *phydev)
  103. {
  104. u16 reg;
  105. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  106. phy_write(phydev, MDIO_DEVAD_NONE,
  107. MIIM_RTL8211F_PAGE_SELECT, 0xd08);
  108. reg = phy_read(phydev, MDIO_DEVAD_NONE, 0x11);
  109. /* enable TX-delay for rgmii-id and rgmii-txid, otherwise disable it */
  110. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  111. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  112. reg |= MIIM_RTL8211F_TX_DELAY;
  113. else
  114. reg &= ~MIIM_RTL8211F_TX_DELAY;
  115. phy_write(phydev, MDIO_DEVAD_NONE, 0x11, reg);
  116. /* restore to default page 0 */
  117. phy_write(phydev, MDIO_DEVAD_NONE,
  118. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  119. /* Set green LED for Link, yellow LED for Active */
  120. phy_write(phydev, MDIO_DEVAD_NONE,
  121. MIIM_RTL8211F_PAGE_SELECT, 0xd04);
  122. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x617f);
  123. phy_write(phydev, MDIO_DEVAD_NONE,
  124. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  125. genphy_config_aneg(phydev);
  126. return 0;
  127. }
  128. static int rtl8211x_parse_status(struct phy_device *phydev)
  129. {
  130. unsigned int speed;
  131. unsigned int mii_reg;
  132. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_STATUS);
  133. if (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  134. int i = 0;
  135. /* in case of timeout ->link is cleared */
  136. phydev->link = 1;
  137. puts("Waiting for PHY realtime link");
  138. while (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  139. /* Timeout reached ? */
  140. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  141. puts(" TIMEOUT !\n");
  142. phydev->link = 0;
  143. break;
  144. }
  145. if ((i++ % 1000) == 0)
  146. putc('.');
  147. udelay(1000); /* 1 ms */
  148. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  149. MIIM_RTL8211x_PHY_STATUS);
  150. }
  151. puts(" done\n");
  152. udelay(500000); /* another 500 ms (results in faster booting) */
  153. } else {
  154. if (mii_reg & MIIM_RTL8211x_PHYSTAT_LINK)
  155. phydev->link = 1;
  156. else
  157. phydev->link = 0;
  158. }
  159. if (mii_reg & MIIM_RTL8211x_PHYSTAT_DUPLEX)
  160. phydev->duplex = DUPLEX_FULL;
  161. else
  162. phydev->duplex = DUPLEX_HALF;
  163. speed = (mii_reg & MIIM_RTL8211x_PHYSTAT_SPEED);
  164. switch (speed) {
  165. case MIIM_RTL8211x_PHYSTAT_GBIT:
  166. phydev->speed = SPEED_1000;
  167. break;
  168. case MIIM_RTL8211x_PHYSTAT_100:
  169. phydev->speed = SPEED_100;
  170. break;
  171. default:
  172. phydev->speed = SPEED_10;
  173. }
  174. return 0;
  175. }
  176. static int rtl8211f_parse_status(struct phy_device *phydev)
  177. {
  178. unsigned int speed;
  179. unsigned int mii_reg;
  180. int i = 0;
  181. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT, 0xa43);
  182. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PHY_STATUS);
  183. phydev->link = 1;
  184. while (!(mii_reg & MIIM_RTL8211F_PHYSTAT_LINK)) {
  185. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  186. puts(" TIMEOUT !\n");
  187. phydev->link = 0;
  188. break;
  189. }
  190. if ((i++ % 1000) == 0)
  191. putc('.');
  192. udelay(1000);
  193. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  194. MIIM_RTL8211F_PHY_STATUS);
  195. }
  196. if (mii_reg & MIIM_RTL8211F_PHYSTAT_DUPLEX)
  197. phydev->duplex = DUPLEX_FULL;
  198. else
  199. phydev->duplex = DUPLEX_HALF;
  200. speed = (mii_reg & MIIM_RTL8211F_PHYSTAT_SPEED);
  201. switch (speed) {
  202. case MIIM_RTL8211F_PHYSTAT_GBIT:
  203. phydev->speed = SPEED_1000;
  204. break;
  205. case MIIM_RTL8211F_PHYSTAT_100:
  206. phydev->speed = SPEED_100;
  207. break;
  208. default:
  209. phydev->speed = SPEED_10;
  210. }
  211. return 0;
  212. }
  213. static int rtl8211x_startup(struct phy_device *phydev)
  214. {
  215. int ret;
  216. /* Read the Status (2x to make sure link is right) */
  217. ret = genphy_update_link(phydev);
  218. if (ret)
  219. return ret;
  220. return rtl8211x_parse_status(phydev);
  221. }
  222. static int rtl8211e_startup(struct phy_device *phydev)
  223. {
  224. int ret;
  225. ret = genphy_update_link(phydev);
  226. if (ret)
  227. return ret;
  228. return genphy_parse_link(phydev);
  229. }
  230. static int rtl8211f_startup(struct phy_device *phydev)
  231. {
  232. int ret;
  233. /* Read the Status (2x to make sure link is right) */
  234. ret = genphy_update_link(phydev);
  235. if (ret)
  236. return ret;
  237. /* Read the Status (2x to make sure link is right) */
  238. return rtl8211f_parse_status(phydev);
  239. }
  240. /* Support for RTL8211B PHY */
  241. static struct phy_driver RTL8211B_driver = {
  242. .name = "RealTek RTL8211B",
  243. .uid = 0x1cc912,
  244. .mask = 0xffffff,
  245. .features = PHY_GBIT_FEATURES,
  246. .probe = &rtl8211b_probe,
  247. .config = &rtl8211x_config,
  248. .startup = &rtl8211x_startup,
  249. .shutdown = &genphy_shutdown,
  250. };
  251. /* Support for RTL8211E-VB-CG, RTL8211E-VL-CG and RTL8211EG-VB-CG PHYs */
  252. static struct phy_driver RTL8211E_driver = {
  253. .name = "RealTek RTL8211E",
  254. .uid = 0x1cc915,
  255. .mask = 0xffffff,
  256. .features = PHY_GBIT_FEATURES,
  257. .probe = &rtl8211e_probe,
  258. .config = &rtl8211x_config,
  259. .startup = &rtl8211e_startup,
  260. .shutdown = &genphy_shutdown,
  261. };
  262. /* Support for RTL8211DN PHY */
  263. static struct phy_driver RTL8211DN_driver = {
  264. .name = "RealTek RTL8211DN",
  265. .uid = 0x1cc914,
  266. .mask = 0xffffff,
  267. .features = PHY_GBIT_FEATURES,
  268. .config = &rtl8211x_config,
  269. .startup = &rtl8211x_startup,
  270. .shutdown = &genphy_shutdown,
  271. };
  272. /* Support for RTL8211F PHY */
  273. static struct phy_driver RTL8211F_driver = {
  274. .name = "RealTek RTL8211F",
  275. .uid = 0x1cc916,
  276. .mask = 0xffffff,
  277. .features = PHY_GBIT_FEATURES,
  278. .config = &rtl8211f_config,
  279. .startup = &rtl8211f_startup,
  280. .shutdown = &genphy_shutdown,
  281. };
  282. int phy_realtek_init(void)
  283. {
  284. phy_register(&RTL8211B_driver);
  285. phy_register(&RTL8211E_driver);
  286. phy_register(&RTL8211F_driver);
  287. phy_register(&RTL8211DN_driver);
  288. return 0;
  289. }