natsemi.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * National Semiconductor PHY drivers
  4. *
  5. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. */
  8. #include <phy.h>
  9. /* NatSemi DP83630 */
  10. #define DP83630_PHY_PAGESEL_REG 0x13
  11. #define DP83630_PHY_PTP_COC_REG 0x14
  12. #define DP83630_PHY_PTP_CLKOUT_EN (1<<15)
  13. #define DP83630_PHY_RBR_REG 0x17
  14. static int dp83630_config(struct phy_device *phydev)
  15. {
  16. int ptp_coc_reg;
  17. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  18. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0x6);
  19. ptp_coc_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  20. DP83630_PHY_PTP_COC_REG);
  21. ptp_coc_reg &= ~DP83630_PHY_PTP_CLKOUT_EN;
  22. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PTP_COC_REG,
  23. ptp_coc_reg);
  24. phy_write(phydev, MDIO_DEVAD_NONE, DP83630_PHY_PAGESEL_REG, 0);
  25. genphy_config_aneg(phydev);
  26. return 0;
  27. }
  28. static struct phy_driver DP83630_driver = {
  29. .name = "NatSemi DP83630",
  30. .uid = 0x20005ce1,
  31. .mask = 0xfffffff0,
  32. .features = PHY_BASIC_FEATURES,
  33. .config = &dp83630_config,
  34. .startup = &genphy_startup,
  35. .shutdown = &genphy_shutdown,
  36. };
  37. /* DP83865 Link and Auto-Neg Status Register */
  38. #define MIIM_DP83865_LANR 0x11
  39. #define MIIM_DP83865_SPD_MASK 0x0018
  40. #define MIIM_DP83865_SPD_1000 0x0010
  41. #define MIIM_DP83865_SPD_100 0x0008
  42. #define MIIM_DP83865_DPX_FULL 0x0002
  43. /* NatSemi DP83865 */
  44. static int dp838xx_config(struct phy_device *phydev)
  45. {
  46. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  47. genphy_config_aneg(phydev);
  48. return 0;
  49. }
  50. static int dp83865_parse_status(struct phy_device *phydev)
  51. {
  52. int mii_reg;
  53. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_DP83865_LANR);
  54. switch (mii_reg & MIIM_DP83865_SPD_MASK) {
  55. case MIIM_DP83865_SPD_1000:
  56. phydev->speed = SPEED_1000;
  57. break;
  58. case MIIM_DP83865_SPD_100:
  59. phydev->speed = SPEED_100;
  60. break;
  61. default:
  62. phydev->speed = SPEED_10;
  63. break;
  64. }
  65. if (mii_reg & MIIM_DP83865_DPX_FULL)
  66. phydev->duplex = DUPLEX_FULL;
  67. else
  68. phydev->duplex = DUPLEX_HALF;
  69. return 0;
  70. }
  71. static int dp83865_startup(struct phy_device *phydev)
  72. {
  73. int ret;
  74. ret = genphy_update_link(phydev);
  75. if (ret)
  76. return ret;
  77. return dp83865_parse_status(phydev);
  78. }
  79. static struct phy_driver DP83865_driver = {
  80. .name = "NatSemi DP83865",
  81. .uid = 0x20005c70,
  82. .mask = 0xfffffff0,
  83. .features = PHY_GBIT_FEATURES,
  84. .config = &dp838xx_config,
  85. .startup = &dp83865_startup,
  86. .shutdown = &genphy_shutdown,
  87. };
  88. /* NatSemi DP83848 */
  89. static int dp83848_parse_status(struct phy_device *phydev)
  90. {
  91. int mii_reg;
  92. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMSR);
  93. if(mii_reg & (BMSR_100FULL | BMSR_100HALF)) {
  94. phydev->speed = SPEED_100;
  95. } else {
  96. phydev->speed = SPEED_10;
  97. }
  98. if (mii_reg & (BMSR_10FULL | BMSR_100FULL)) {
  99. phydev->duplex = DUPLEX_FULL;
  100. } else {
  101. phydev->duplex = DUPLEX_HALF;
  102. }
  103. return 0;
  104. }
  105. static int dp83848_startup(struct phy_device *phydev)
  106. {
  107. int ret;
  108. ret = genphy_update_link(phydev);
  109. if (ret)
  110. return ret;
  111. return dp83848_parse_status(phydev);
  112. }
  113. static struct phy_driver DP83848_driver = {
  114. .name = "NatSemi DP83848",
  115. .uid = 0x20005c90,
  116. .mask = 0x2000ff90,
  117. .features = PHY_BASIC_FEATURES,
  118. .config = &dp838xx_config,
  119. .startup = &dp83848_startup,
  120. .shutdown = &genphy_shutdown,
  121. };
  122. int phy_natsemi_init(void)
  123. {
  124. phy_register(&DP83630_driver);
  125. phy_register(&DP83865_driver);
  126. phy_register(&DP83848_driver);
  127. return 0;
  128. }