clk_rv1108.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  4. * Author: Andy Yan <andy.yan@rock-chips.com>
  5. */
  6. #include <common.h>
  7. #include <bitfield.h>
  8. #include <clk-uclass.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <syscon.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/cru_rv1108.h>
  15. #include <asm/arch/hardware.h>
  16. #include <dm/lists.h>
  17. #include <dt-bindings/clock/rv1108-cru.h>
  18. enum {
  19. VCO_MAX_HZ = 2400U * 1000000,
  20. VCO_MIN_HZ = 600 * 1000000,
  21. OUTPUT_MAX_HZ = 2400U * 1000000,
  22. OUTPUT_MIN_HZ = 24 * 1000000,
  23. };
  24. #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
  25. #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
  26. .refdiv = _refdiv,\
  27. .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
  28. .postdiv1 = _postdiv1, .postdiv2 = _postdiv2};\
  29. _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
  30. OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
  31. #hz "Hz cannot be hit with PLL "\
  32. "divisors on line " __stringify(__LINE__));
  33. /* use integer mode */
  34. static inline int rv1108_pll_id(enum rk_clk_id clk_id)
  35. {
  36. int id = 0;
  37. switch (clk_id) {
  38. case CLK_ARM:
  39. case CLK_DDR:
  40. id = clk_id - 1;
  41. break;
  42. case CLK_GENERAL:
  43. id = 2;
  44. break;
  45. default:
  46. printf("invalid pll id:%d\n", clk_id);
  47. id = -1;
  48. break;
  49. }
  50. return id;
  51. }
  52. static uint32_t rkclk_pll_get_rate(struct rv1108_cru *cru,
  53. enum rk_clk_id clk_id)
  54. {
  55. uint32_t refdiv, fbdiv, postdiv1, postdiv2;
  56. uint32_t con0, con1, con3;
  57. int pll_id = rv1108_pll_id(clk_id);
  58. struct rv1108_pll *pll = &cru->pll[pll_id];
  59. uint32_t freq;
  60. con3 = readl(&pll->con3);
  61. if (con3 & WORK_MODE_MASK) {
  62. con0 = readl(&pll->con0);
  63. con1 = readl(&pll->con1);
  64. fbdiv = (con0 >> FBDIV_SHIFT) & FBDIV_MASK;
  65. postdiv1 = (con1 & POSTDIV1_MASK) >> POSTDIV1_SHIFT;
  66. postdiv2 = (con1 & POSTDIV2_MASK) >> POSTDIV2_SHIFT;
  67. refdiv = (con1 & REFDIV_MASK) >> REFDIV_SHIFT;
  68. freq = (24 * fbdiv / (refdiv * postdiv1 * postdiv2)) * 1000000;
  69. } else {
  70. freq = OSC_HZ;
  71. }
  72. return freq;
  73. }
  74. static int rv1108_mac_set_clk(struct rv1108_cru *cru, ulong rate)
  75. {
  76. uint32_t con = readl(&cru->clksel_con[24]);
  77. ulong pll_rate;
  78. uint8_t div;
  79. if ((con >> MAC_PLL_SEL_SHIFT) & MAC_PLL_SEL_GPLL)
  80. pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
  81. else
  82. pll_rate = rkclk_pll_get_rate(cru, CLK_ARM);
  83. /*default set 50MHZ for gmac*/
  84. if (!rate)
  85. rate = 50000000;
  86. div = DIV_ROUND_UP(pll_rate, rate) - 1;
  87. if (div <= 0x1f)
  88. rk_clrsetreg(&cru->clksel_con[24], MAC_CLK_DIV_MASK,
  89. div << MAC_CLK_DIV_SHIFT);
  90. else
  91. debug("Unsupported div for gmac:%d\n", div);
  92. return DIV_TO_RATE(pll_rate, div);
  93. }
  94. static int rv1108_sfc_set_clk(struct rv1108_cru *cru, uint rate)
  95. {
  96. u32 con = readl(&cru->clksel_con[27]);
  97. u32 pll_rate;
  98. u32 div;
  99. if ((con >> SFC_PLL_SEL_SHIFT) && SFC_PLL_SEL_GPLL)
  100. pll_rate = rkclk_pll_get_rate(cru, CLK_GENERAL);
  101. else
  102. pll_rate = rkclk_pll_get_rate(cru, CLK_DDR);
  103. div = DIV_ROUND_UP(pll_rate, rate) - 1;
  104. if (div <= 0x3f)
  105. rk_clrsetreg(&cru->clksel_con[27], SFC_CLK_DIV_MASK,
  106. div << SFC_CLK_DIV_SHIFT);
  107. else
  108. debug("Unsupported sfc clk rate:%d\n", rate);
  109. return DIV_TO_RATE(pll_rate, div);
  110. }
  111. static ulong rv1108_saradc_get_clk(struct rv1108_cru *cru)
  112. {
  113. u32 div, val;
  114. val = readl(&cru->clksel_con[22]);
  115. div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
  116. CLK_SARADC_DIV_CON_WIDTH);
  117. return DIV_TO_RATE(OSC_HZ, div);
  118. }
  119. static ulong rv1108_saradc_set_clk(struct rv1108_cru *cru, uint hz)
  120. {
  121. int src_clk_div;
  122. src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
  123. assert(src_clk_div < 128);
  124. rk_clrsetreg(&cru->clksel_con[22],
  125. CLK_SARADC_DIV_CON_MASK,
  126. src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
  127. return rv1108_saradc_get_clk(cru);
  128. }
  129. static ulong rv1108_clk_get_rate(struct clk *clk)
  130. {
  131. struct rv1108_clk_priv *priv = dev_get_priv(clk->dev);
  132. switch (clk->id) {
  133. case 0 ... 63:
  134. return rkclk_pll_get_rate(priv->cru, clk->id);
  135. case SCLK_SARADC:
  136. return rv1108_saradc_get_clk(priv->cru);
  137. default:
  138. return -ENOENT;
  139. }
  140. }
  141. static ulong rv1108_clk_set_rate(struct clk *clk, ulong rate)
  142. {
  143. struct rv1108_clk_priv *priv = dev_get_priv(clk->dev);
  144. ulong new_rate;
  145. switch (clk->id) {
  146. case SCLK_MAC:
  147. new_rate = rv1108_mac_set_clk(priv->cru, rate);
  148. break;
  149. case SCLK_SFC:
  150. new_rate = rv1108_sfc_set_clk(priv->cru, rate);
  151. break;
  152. case SCLK_SARADC:
  153. new_rate = rv1108_saradc_set_clk(priv->cru, rate);
  154. break;
  155. default:
  156. return -ENOENT;
  157. }
  158. return new_rate;
  159. }
  160. static const struct clk_ops rv1108_clk_ops = {
  161. .get_rate = rv1108_clk_get_rate,
  162. .set_rate = rv1108_clk_set_rate,
  163. };
  164. static void rkclk_init(struct rv1108_cru *cru)
  165. {
  166. unsigned int apll = rkclk_pll_get_rate(cru, CLK_ARM);
  167. unsigned int dpll = rkclk_pll_get_rate(cru, CLK_DDR);
  168. unsigned int gpll = rkclk_pll_get_rate(cru, CLK_GENERAL);
  169. rk_clrsetreg(&cru->clksel_con[0], CORE_CLK_DIV_MASK,
  170. 0 << MAC_CLK_DIV_SHIFT);
  171. printf("APLL: %d DPLL:%d GPLL:%d\n", apll, dpll, gpll);
  172. }
  173. static int rv1108_clk_ofdata_to_platdata(struct udevice *dev)
  174. {
  175. struct rv1108_clk_priv *priv = dev_get_priv(dev);
  176. priv->cru = dev_read_addr_ptr(dev);
  177. return 0;
  178. }
  179. static int rv1108_clk_probe(struct udevice *dev)
  180. {
  181. struct rv1108_clk_priv *priv = dev_get_priv(dev);
  182. rkclk_init(priv->cru);
  183. return 0;
  184. }
  185. static int rv1108_clk_bind(struct udevice *dev)
  186. {
  187. int ret;
  188. struct udevice *sys_child;
  189. struct sysreset_reg *priv;
  190. /* The reset driver does not have a device node, so bind it here */
  191. ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
  192. &sys_child);
  193. if (ret) {
  194. debug("Warning: No sysreset driver: ret=%d\n", ret);
  195. } else {
  196. priv = malloc(sizeof(struct sysreset_reg));
  197. priv->glb_srst_fst_value = offsetof(struct rv1108_cru,
  198. glb_srst_fst_val);
  199. priv->glb_srst_snd_value = offsetof(struct rv1108_cru,
  200. glb_srst_snd_val);
  201. sys_child->priv = priv;
  202. }
  203. #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
  204. ret = offsetof(struct rk3368_cru, softrst_con[0]);
  205. ret = rockchip_reset_bind(dev, ret, 13);
  206. if (ret)
  207. debug("Warning: software reset driver bind faile\n");
  208. #endif
  209. return 0;
  210. }
  211. static const struct udevice_id rv1108_clk_ids[] = {
  212. { .compatible = "rockchip,rv1108-cru" },
  213. { }
  214. };
  215. U_BOOT_DRIVER(clk_rv1108) = {
  216. .name = "clk_rv1108",
  217. .id = UCLASS_CLK,
  218. .of_match = rv1108_clk_ids,
  219. .priv_auto_alloc_size = sizeof(struct rv1108_clk_priv),
  220. .ofdata_to_platdata = rv1108_clk_ofdata_to_platdata,
  221. .ops = &rv1108_clk_ops,
  222. .bind = rv1108_clk_bind,
  223. .probe = rv1108_clk_probe,
  224. };