neo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
  4. * Copyright (C) Jasbir Matharu
  5. * Copyright (C) UDOO Team
  6. *
  7. * Author: Breno Lima <breno.lima@nxp.com>
  8. * Author: Francesco Montefoschi <francesco.monte@gmail.com>
  9. */
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/crm_regs.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/iomux.h>
  14. #include <asm/arch/mx6-pins.h>
  15. #include <asm/gpio.h>
  16. #include <asm/mach-imx/iomux-v3.h>
  17. #include <mmc.h>
  18. #include <fsl_esdhc.h>
  19. #include <asm/arch/crm_regs.h>
  20. #include <asm/io.h>
  21. #include <asm/mach-imx/mxc_i2c.h>
  22. #include <asm/arch/sys_proto.h>
  23. #include <spl.h>
  24. #include <linux/sizes.h>
  25. #include <common.h>
  26. #include <i2c.h>
  27. #include <miiphy.h>
  28. #include <netdev.h>
  29. #include <power/pmic.h>
  30. #include <power/pfuze3000_pmic.h>
  31. #include <malloc.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. enum {
  34. UDOO_NEO_TYPE_BASIC,
  35. UDOO_NEO_TYPE_BASIC_KS,
  36. UDOO_NEO_TYPE_FULL,
  37. UDOO_NEO_TYPE_EXTENDED,
  38. };
  39. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  40. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  41. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  42. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  43. PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
  44. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  45. #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  46. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  47. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  48. PAD_CTL_ODE)
  49. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
  50. PAD_CTL_SPEED_MED | \
  51. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  52. #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
  53. PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
  54. #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  55. PAD_CTL_SPEED_MED | PAD_CTL_SRE_FAST)
  56. #define WDOG_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_PKE | PAD_CTL_SPEED_MED | \
  57. PAD_CTL_DSE_40ohm)
  58. #define BOARD_DETECT_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  59. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  60. PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
  61. #define BOARD_DETECT_PAD_CFG (MUX_PAD_CTRL(BOARD_DETECT_PAD_CTRL) | \
  62. MUX_MODE_SION)
  63. int dram_init(void)
  64. {
  65. gd->ram_size = imx_ddr_size();
  66. return 0;
  67. }
  68. #ifdef CONFIG_SYS_I2C_MXC
  69. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  70. /* I2C1 for PMIC */
  71. static struct i2c_pads_info i2c_pad_info1 = {
  72. .scl = {
  73. .i2c_mode = MX6_PAD_GPIO1_IO00__I2C1_SCL | PC,
  74. .gpio_mode = MX6_PAD_GPIO1_IO00__GPIO1_IO_0 | PC,
  75. .gp = IMX_GPIO_NR(1, 0),
  76. },
  77. .sda = {
  78. .i2c_mode = MX6_PAD_GPIO1_IO01__I2C1_SDA | PC,
  79. .gpio_mode = MX6_PAD_GPIO1_IO01__GPIO1_IO_1 | PC,
  80. .gp = IMX_GPIO_NR(1, 1),
  81. },
  82. };
  83. #endif
  84. #ifdef CONFIG_POWER
  85. int power_init_board(void)
  86. {
  87. struct pmic *p;
  88. int ret;
  89. unsigned int reg, rev_id;
  90. ret = power_pfuze3000_init(PFUZE3000_I2C_BUS);
  91. if (ret)
  92. return ret;
  93. p = pmic_get("PFUZE3000");
  94. ret = pmic_probe(p);
  95. if (ret)
  96. return ret;
  97. pmic_reg_read(p, PFUZE3000_DEVICEID, &reg);
  98. pmic_reg_read(p, PFUZE3000_REVID, &rev_id);
  99. printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", reg, rev_id);
  100. /* disable Low Power Mode during standby mode */
  101. pmic_reg_read(p, PFUZE3000_LDOGCTL, &reg);
  102. reg |= 0x1;
  103. ret = pmic_reg_write(p, PFUZE3000_LDOGCTL, reg);
  104. if (ret)
  105. return ret;
  106. ret = pmic_reg_write(p, PFUZE3000_SW1AMODE, 0xc);
  107. if (ret)
  108. return ret;
  109. ret = pmic_reg_write(p, PFUZE3000_SW1BMODE, 0xc);
  110. if (ret)
  111. return ret;
  112. ret = pmic_reg_write(p, PFUZE3000_SW2MODE, 0xc);
  113. if (ret)
  114. return ret;
  115. ret = pmic_reg_write(p, PFUZE3000_SW3MODE, 0xc);
  116. if (ret)
  117. return ret;
  118. /* set SW1A standby voltage 0.975V */
  119. pmic_reg_read(p, PFUZE3000_SW1ASTBY, &reg);
  120. reg &= ~0x3f;
  121. reg |= PFUZE3000_SW1AB_SETP(9750);
  122. ret = pmic_reg_write(p, PFUZE3000_SW1ASTBY, reg);
  123. if (ret)
  124. return ret;
  125. /* set SW1B standby voltage 0.975V */
  126. pmic_reg_read(p, PFUZE3000_SW1BSTBY, &reg);
  127. reg &= ~0x3f;
  128. reg |= PFUZE3000_SW1AB_SETP(9750);
  129. ret = pmic_reg_write(p, PFUZE3000_SW1BSTBY, reg);
  130. if (ret)
  131. return ret;
  132. /* set SW1A/VDD_ARM_IN step ramp up time from 16us to 4us/25mV */
  133. pmic_reg_read(p, PFUZE3000_SW1ACONF, &reg);
  134. reg &= ~0xc0;
  135. reg |= 0x40;
  136. ret = pmic_reg_write(p, PFUZE3000_SW1ACONF, reg);
  137. if (ret)
  138. return ret;
  139. /* set SW1B/VDD_SOC_IN step ramp up time from 16us to 4us/25mV */
  140. pmic_reg_read(p, PFUZE3000_SW1BCONF, &reg);
  141. reg &= ~0xc0;
  142. reg |= 0x40;
  143. ret = pmic_reg_write(p, PFUZE3000_SW1BCONF, reg);
  144. if (ret)
  145. return ret;
  146. /* set VDD_ARM_IN to 1.350V */
  147. pmic_reg_read(p, PFUZE3000_SW1AVOLT, &reg);
  148. reg &= ~0x3f;
  149. reg |= PFUZE3000_SW1AB_SETP(13500);
  150. ret = pmic_reg_write(p, PFUZE3000_SW1AVOLT, reg);
  151. if (ret)
  152. return ret;
  153. /* set VDD_SOC_IN to 1.350V */
  154. pmic_reg_read(p, PFUZE3000_SW1BVOLT, &reg);
  155. reg &= ~0x3f;
  156. reg |= PFUZE3000_SW1AB_SETP(13500);
  157. ret = pmic_reg_write(p, PFUZE3000_SW1BVOLT, reg);
  158. if (ret)
  159. return ret;
  160. /* set DDR_1_5V to 1.350V */
  161. pmic_reg_read(p, PFUZE3000_SW3VOLT, &reg);
  162. reg &= ~0x0f;
  163. reg |= PFUZE3000_SW3_SETP(13500);
  164. ret = pmic_reg_write(p, PFUZE3000_SW3VOLT, reg);
  165. if (ret)
  166. return ret;
  167. /* set VGEN2_1V5 to 1.5V */
  168. pmic_reg_read(p, PFUZE3000_VLDO2CTL, &reg);
  169. reg &= ~0x0f;
  170. reg |= PFUZE3000_VLDO_SETP(15000);
  171. /* enable */
  172. reg |= 0x10;
  173. ret = pmic_reg_write(p, PFUZE3000_VLDO2CTL, reg);
  174. if (ret)
  175. return ret;
  176. return 0;
  177. }
  178. #endif
  179. static iomux_v3_cfg_t const uart1_pads[] = {
  180. MX6_PAD_GPIO1_IO04__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  181. MX6_PAD_GPIO1_IO05__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  182. };
  183. static iomux_v3_cfg_t const usdhc2_pads[] = {
  184. MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  185. MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  186. MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  187. MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  188. MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  189. MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  190. /* CD pin */
  191. MX6_PAD_SD1_DATA0__GPIO6_IO_2 | MUX_PAD_CTRL(NO_PAD_CTRL),
  192. /* Power */
  193. MX6_PAD_SD1_CMD__GPIO6_IO_1 | MUX_PAD_CTRL(NO_PAD_CTRL),
  194. };
  195. static iomux_v3_cfg_t const fec1_pads[] = {
  196. MX6_PAD_ENET1_MDC__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  197. MX6_PAD_ENET1_MDIO__ENET1_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  198. MX6_PAD_RGMII1_RX_CTL__ENET1_RX_EN | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  199. MX6_PAD_RGMII1_RD0__ENET1_RX_DATA_0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  200. MX6_PAD_RGMII1_RD1__ENET1_RX_DATA_1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  201. MX6_PAD_RGMII1_TX_CTL__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  202. MX6_PAD_RGMII1_RXC__ENET1_RX_ER | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  203. MX6_PAD_RGMII1_TD0__ENET1_TX_DATA_0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  204. MX6_PAD_RGMII1_TD1__ENET1_TX_DATA_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  205. MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  206. MX6_PAD_ENET2_TX_CLK__GPIO2_IO_9 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
  207. MX6_PAD_ENET1_CRS__GPIO2_IO_1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  208. };
  209. static iomux_v3_cfg_t const phy_control_pads[] = {
  210. /* 25MHz Ethernet PHY Clock */
  211. MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M |
  212. MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
  213. };
  214. static iomux_v3_cfg_t const board_recognition_pads[] = {
  215. /*Connected to R184*/
  216. MX6_PAD_NAND_READY_B__GPIO4_IO_13 | BOARD_DETECT_PAD_CFG,
  217. /*Connected to R185*/
  218. MX6_PAD_NAND_ALE__GPIO4_IO_0 | BOARD_DETECT_PAD_CFG,
  219. };
  220. static iomux_v3_cfg_t const wdog_b_pad = {
  221. MX6_PAD_GPIO1_IO13__GPIO1_IO_13 | MUX_PAD_CTRL(WDOG_PAD_CTRL),
  222. };
  223. static iomux_v3_cfg_t const peri_3v3_pads[] = {
  224. MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
  225. };
  226. static void setup_iomux_uart(void)
  227. {
  228. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  229. }
  230. static int setup_fec(int fec_id)
  231. {
  232. struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
  233. int reg;
  234. imx_iomux_v3_setup_multiple_pads(phy_control_pads,
  235. ARRAY_SIZE(phy_control_pads));
  236. /* Reset PHY */
  237. gpio_direction_output(IMX_GPIO_NR(2, 1) , 0);
  238. udelay(10000);
  239. gpio_set_value(IMX_GPIO_NR(2, 1), 1);
  240. udelay(100);
  241. reg = readl(&anatop->pll_enet);
  242. reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
  243. writel(reg, &anatop->pll_enet);
  244. return enable_fec_anatop_clock(fec_id, ENET_25MHZ);
  245. }
  246. int board_eth_init(bd_t *bis)
  247. {
  248. uint32_t base = IMX_FEC_BASE;
  249. struct mii_dev *bus = NULL;
  250. struct phy_device *phydev = NULL;
  251. int ret;
  252. imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
  253. setup_fec(CONFIG_FEC_ENET_DEV);
  254. bus = fec_get_miibus(base, CONFIG_FEC_ENET_DEV);
  255. if (!bus)
  256. return -EINVAL;
  257. phydev = phy_find_by_mask(bus, (0x1 << CONFIG_FEC_MXC_PHYADDR),
  258. PHY_INTERFACE_MODE_RMII);
  259. if (!phydev) {
  260. free(bus);
  261. return -EINVAL;
  262. }
  263. ret = fec_probe(bis, CONFIG_FEC_ENET_DEV, base, bus, phydev);
  264. if (ret) {
  265. free(bus);
  266. free(phydev);
  267. return ret;
  268. }
  269. return 0;
  270. }
  271. int board_phy_config(struct phy_device *phydev)
  272. {
  273. if (phydev->drv->config)
  274. phydev->drv->config(phydev);
  275. return 0;
  276. }
  277. int board_init(void)
  278. {
  279. /* Address of boot parameters */
  280. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  281. /*
  282. * Because kernel set WDOG_B mux before pad with the commone pinctrl
  283. * framwork now and wdog reset will be triggered once set WDOG_B mux
  284. * with default pad setting, we set pad setting here to workaround this.
  285. * Since imx_iomux_v3_setup_pad also set mux before pad setting, we set
  286. * as GPIO mux firstly here to workaround it.
  287. */
  288. imx_iomux_v3_setup_pad(wdog_b_pad);
  289. /* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
  290. imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
  291. ARRAY_SIZE(peri_3v3_pads));
  292. /* Active high for ncp692 */
  293. gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
  294. #ifdef CONFIG_SYS_I2C_MXC
  295. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  296. #endif
  297. return 0;
  298. }
  299. static int get_board_value(void)
  300. {
  301. int r184, r185;
  302. imx_iomux_v3_setup_multiple_pads(board_recognition_pads,
  303. ARRAY_SIZE(board_recognition_pads));
  304. gpio_direction_input(IMX_GPIO_NR(4, 13));
  305. gpio_direction_input(IMX_GPIO_NR(4, 0));
  306. r184 = gpio_get_value(IMX_GPIO_NR(4, 13));
  307. r185 = gpio_get_value(IMX_GPIO_NR(4, 0));
  308. /*
  309. * Machine selection -
  310. * Machine r184, r185
  311. * ---------------------------------
  312. * Basic 0 0
  313. * Basic Ks 0 1
  314. * Full 1 0
  315. * Extended 1 1
  316. */
  317. return (r184 << 1) + r185;
  318. }
  319. int board_early_init_f(void)
  320. {
  321. setup_iomux_uart();
  322. return 0;
  323. }
  324. static struct fsl_esdhc_cfg usdhc_cfg[1] = {
  325. {USDHC2_BASE_ADDR, 0, 4},
  326. };
  327. #define USDHC2_PWR_GPIO IMX_GPIO_NR(6, 1)
  328. #define USDHC2_CD_GPIO IMX_GPIO_NR(6, 2)
  329. int board_mmc_getcd(struct mmc *mmc)
  330. {
  331. return !gpio_get_value(USDHC2_CD_GPIO);
  332. }
  333. int board_mmc_init(bd_t *bis)
  334. {
  335. imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  336. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  337. usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
  338. gpio_direction_input(USDHC2_CD_GPIO);
  339. gpio_direction_output(USDHC2_PWR_GPIO, 1);
  340. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  341. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  342. }
  343. static char *board_string(void)
  344. {
  345. switch (get_board_value()) {
  346. case UDOO_NEO_TYPE_BASIC:
  347. return "BASIC";
  348. case UDOO_NEO_TYPE_BASIC_KS:
  349. return "BASICKS";
  350. case UDOO_NEO_TYPE_FULL:
  351. return "FULL";
  352. case UDOO_NEO_TYPE_EXTENDED:
  353. return "EXTENDED";
  354. }
  355. return "UNDEFINED";
  356. }
  357. int checkboard(void)
  358. {
  359. printf("Board: UDOO Neo %s\n", board_string());
  360. return 0;
  361. }
  362. int board_late_init(void)
  363. {
  364. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  365. env_set("board_name", board_string());
  366. #endif
  367. return 0;
  368. }
  369. #ifdef CONFIG_SPL_BUILD
  370. #include <linux/libfdt.h>
  371. #include <asm/arch/mx6-ddr.h>
  372. static const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
  373. .dram_dqm0 = 0x00000028,
  374. .dram_dqm1 = 0x00000028,
  375. .dram_dqm2 = 0x00000028,
  376. .dram_dqm3 = 0x00000028,
  377. .dram_ras = 0x00000020,
  378. .dram_cas = 0x00000020,
  379. .dram_odt0 = 0x00000020,
  380. .dram_odt1 = 0x00000020,
  381. .dram_sdba2 = 0x00000000,
  382. .dram_sdcke0 = 0x00003000,
  383. .dram_sdcke1 = 0x00003000,
  384. .dram_sdclk_0 = 0x00000030,
  385. .dram_sdqs0 = 0x00000028,
  386. .dram_sdqs1 = 0x00000028,
  387. .dram_sdqs2 = 0x00000028,
  388. .dram_sdqs3 = 0x00000028,
  389. .dram_reset = 0x00000020,
  390. };
  391. static const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
  392. .grp_addds = 0x00000020,
  393. .grp_ddrmode_ctl = 0x00020000,
  394. .grp_ddrpke = 0x00000000,
  395. .grp_ddrmode = 0x00020000,
  396. .grp_b0ds = 0x00000028,
  397. .grp_b1ds = 0x00000028,
  398. .grp_ctlds = 0x00000020,
  399. .grp_ddr_type = 0x000c0000,
  400. .grp_b2ds = 0x00000028,
  401. .grp_b3ds = 0x00000028,
  402. };
  403. static const struct mx6_mmdc_calibration neo_mmcd_calib = {
  404. .p0_mpwldectrl0 = 0x000E000B,
  405. .p0_mpwldectrl1 = 0x000E0010,
  406. .p0_mpdgctrl0 = 0x41600158,
  407. .p0_mpdgctrl1 = 0x01500140,
  408. .p0_mprddlctl = 0x3A383E3E,
  409. .p0_mpwrdlctl = 0x3A383C38,
  410. };
  411. static const struct mx6_mmdc_calibration neo_basic_mmcd_calib = {
  412. .p0_mpwldectrl0 = 0x001E0022,
  413. .p0_mpwldectrl1 = 0x001C0019,
  414. .p0_mpdgctrl0 = 0x41540150,
  415. .p0_mpdgctrl1 = 0x01440138,
  416. .p0_mprddlctl = 0x403E4644,
  417. .p0_mpwrdlctl = 0x3C3A4038,
  418. };
  419. /* MT41K256M16 */
  420. static struct mx6_ddr3_cfg neo_mem_ddr = {
  421. .mem_speed = 1600,
  422. .density = 4,
  423. .width = 16,
  424. .banks = 8,
  425. .rowaddr = 15,
  426. .coladdr = 10,
  427. .pagesz = 2,
  428. .trcd = 1375,
  429. .trcmin = 4875,
  430. .trasmin = 3500,
  431. };
  432. /* MT41K128M16 */
  433. static struct mx6_ddr3_cfg neo_basic_mem_ddr = {
  434. .mem_speed = 1600,
  435. .density = 2,
  436. .width = 16,
  437. .banks = 8,
  438. .rowaddr = 14,
  439. .coladdr = 10,
  440. .pagesz = 2,
  441. .trcd = 1375,
  442. .trcmin = 4875,
  443. .trasmin = 3500,
  444. };
  445. static void ccgr_init(void)
  446. {
  447. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  448. writel(0xFFFFFFFF, &ccm->CCGR0);
  449. writel(0xFFFFFFFF, &ccm->CCGR1);
  450. writel(0xFFFFFFFF, &ccm->CCGR2);
  451. writel(0xFFFFFFFF, &ccm->CCGR3);
  452. writel(0xFFFFFFFF, &ccm->CCGR4);
  453. writel(0xFFFFFFFF, &ccm->CCGR5);
  454. writel(0xFFFFFFFF, &ccm->CCGR6);
  455. writel(0xFFFFFFFF, &ccm->CCGR7);
  456. }
  457. static void spl_dram_init(void)
  458. {
  459. int board = get_board_value();
  460. struct mx6_ddr_sysinfo sysinfo = {
  461. .dsize = 1, /* width of data bus: 1 = 32 bits */
  462. .cs_density = 24,
  463. .ncs = 1,
  464. .cs1_mirror = 0,
  465. .rtt_wr = 2,
  466. .rtt_nom = 2, /* RTT_Nom = RZQ/2 */
  467. .walat = 1, /* Write additional latency */
  468. .ralat = 5, /* Read additional latency */
  469. .mif3_mode = 3, /* Command prediction working mode */
  470. .bi_on = 1, /* Bank interleaving enabled */
  471. .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
  472. .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
  473. };
  474. mx6sx_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  475. if (board == UDOO_NEO_TYPE_BASIC || board == UDOO_NEO_TYPE_BASIC_KS)
  476. mx6_dram_cfg(&sysinfo, &neo_basic_mmcd_calib,
  477. &neo_basic_mem_ddr);
  478. else
  479. mx6_dram_cfg(&sysinfo, &neo_mmcd_calib, &neo_mem_ddr);
  480. }
  481. void board_init_f(ulong dummy)
  482. {
  483. ccgr_init();
  484. /* setup AIPS and disable watchdog */
  485. arch_cpu_init();
  486. board_early_init_f();
  487. /* setup GP timer */
  488. timer_init();
  489. /* UART clocks enabled and gd valid - init serial console */
  490. preloader_console_init();
  491. /* DDR initialization */
  492. spl_dram_init();
  493. /* Clear the BSS. */
  494. memset(__bss_start, 0, __bss_end - __bss_start);
  495. /* load/boot image from boot device */
  496. board_init_r(NULL, 0);
  497. }
  498. #endif