hydra.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. #include <common.h>
  2. #include <console.h> /* ctrlc */
  3. #include <asm/io.h>
  4. #include "hydra.h"
  5. enum {
  6. HWVER_100 = 0,
  7. HWVER_110 = 1,
  8. HWVER_120 = 2,
  9. };
  10. static struct pci_device_id hydra_supported[] = {
  11. { 0x6d5e, 0xcdc1 },
  12. {}
  13. };
  14. static struct ihs_fpga *fpga;
  15. struct ihs_fpga *get_fpga(void)
  16. {
  17. return fpga;
  18. }
  19. void print_hydra_version(uint index)
  20. {
  21. u32 versions = readl(&fpga->versions);
  22. u32 fpga_version = readl(&fpga->fpga_version);
  23. uint hardware_version = versions & 0xf;
  24. printf("FPGA%u: mapped to %p\n ", index, fpga);
  25. switch (hardware_version) {
  26. case HWVER_100:
  27. printf("HW-Ver 1.00\n");
  28. break;
  29. case HWVER_110:
  30. printf("HW-Ver 1.10\n");
  31. break;
  32. case HWVER_120:
  33. printf("HW-Ver 1.20\n");
  34. break;
  35. default:
  36. printf("HW-Ver %d(not supported)\n",
  37. hardware_version);
  38. break;
  39. }
  40. printf(" FPGA V %d.%02d\n",
  41. fpga_version / 100, fpga_version % 100);
  42. }
  43. void hydra_initialize(void)
  44. {
  45. uint i;
  46. pci_dev_t devno;
  47. /* Find and probe all the matching PCI devices */
  48. for (i = 0; (devno = pci_find_devices(hydra_supported, i)) >= 0; i++) {
  49. u32 val;
  50. /* Try to enable I/O accesses and bus-mastering */
  51. val = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  52. pci_write_config_dword(devno, PCI_COMMAND, val);
  53. /* Make sure it worked */
  54. pci_read_config_dword(devno, PCI_COMMAND, &val);
  55. if (!(val & PCI_COMMAND_MEMORY)) {
  56. puts("Can't enable I/O memory\n");
  57. continue;
  58. }
  59. if (!(val & PCI_COMMAND_MASTER)) {
  60. puts("Can't enable bus-mastering\n");
  61. continue;
  62. }
  63. /* read FPGA details */
  64. fpga = pci_map_bar(devno, PCI_BASE_ADDRESS_0,
  65. PCI_REGION_MEM);
  66. print_hydra_version(i);
  67. }
  68. }
  69. #define REFL_PATTERN (0xdededede)
  70. #define REFL_PATTERN_INV (~REFL_PATTERN)
  71. int do_hydrate(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  72. {
  73. uint k = 0;
  74. void __iomem *pcie2_base = (void __iomem *)(MVEBU_REG_PCIE_BASE +
  75. 0x4000);
  76. if (!fpga)
  77. return -1;
  78. while (1) {
  79. u32 res;
  80. writel(REFL_PATTERN, &fpga->reflection_low);
  81. res = readl(&fpga->reflection_low);
  82. if (res != REFL_PATTERN_INV)
  83. printf("round %u: read %08x, expected %08x\n",
  84. k, res, REFL_PATTERN_INV);
  85. writel(REFL_PATTERN_INV, &fpga->reflection_low);
  86. res = readl(&fpga->reflection_low);
  87. if (res != REFL_PATTERN)
  88. printf("round %u: read %08x, expected %08x\n",
  89. k, res, REFL_PATTERN);
  90. res = readl(pcie2_base + 0x118) & 0x1f;
  91. if (res)
  92. printf("FrstErrPtr %u\n", res);
  93. res = readl(pcie2_base + 0x104);
  94. if (res) {
  95. printf("Uncorrectable Error Status 0x%08x\n", res);
  96. writel(res, pcie2_base + 0x104);
  97. }
  98. if (!(++k % 10000))
  99. printf("round %u\n", k);
  100. if (ctrlc())
  101. break;
  102. }
  103. return 0;
  104. }
  105. U_BOOT_CMD(
  106. hydrate, 1, 0, do_hydrate,
  107. "hydra reflection test",
  108. "hydra reflection test"
  109. );