pci.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * pci.c -- esd VME8349 PCI board support.
  4. * Copyright (c) 2006 Wind River Systems, Inc.
  5. * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
  6. * Copyright (c) 2009 esd gmbh.
  7. *
  8. * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
  9. *
  10. * Based on MPC8349 PCI support but w/o PIB related code.
  11. */
  12. #include <asm/mmu.h>
  13. #include <asm/io.h>
  14. #include <common.h>
  15. #include <mpc83xx.h>
  16. #include <pci.h>
  17. #include <i2c.h>
  18. #include <asm/fsl_i2c.h>
  19. #include "vme8349pin.h"
  20. static struct pci_region pci1_regions[] = {
  21. {
  22. bus_start: CONFIG_SYS_PCI1_MEM_BASE,
  23. phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
  24. size: CONFIG_SYS_PCI1_MEM_SIZE,
  25. flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
  26. },
  27. {
  28. bus_start: CONFIG_SYS_PCI1_IO_BASE,
  29. phys_start: CONFIG_SYS_PCI1_IO_PHYS,
  30. size: CONFIG_SYS_PCI1_IO_SIZE,
  31. flags: PCI_REGION_IO
  32. },
  33. {
  34. bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
  35. phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
  36. size: CONFIG_SYS_PCI1_MMIO_SIZE,
  37. flags: PCI_REGION_MEM
  38. },
  39. };
  40. /*
  41. * pci_init_board()
  42. *
  43. * NOTICE: PCI2 is not supported. There is only one
  44. * physical PCI slot on the board.
  45. *
  46. */
  47. void
  48. pci_init_board(void)
  49. {
  50. volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
  51. volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
  52. volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
  53. struct pci_region *reg[] = { pci1_regions };
  54. u8 reg8;
  55. int monarch = 0;
  56. i2c_set_bus_num(1);
  57. /* Read the PCI_M66EN jumper setting */
  58. if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &reg8, 1) == 0) ||
  59. (i2c_read(0x38 , 0, 0, &reg8, 1) == 0)) {
  60. if (reg8 & 0x40) {
  61. clk->occr = 0xff000000; /* 66 MHz PCI */
  62. printf("PCI: 66MHz\n");
  63. } else {
  64. clk->occr = 0xffff0003; /* 33 MHz PCI */
  65. printf("PCI: 33MHz\n");
  66. }
  67. if (((reg8 & 0x01) == 0) || ((reg8 & 0x02) == 0))
  68. monarch = 1;
  69. } else {
  70. clk->occr = 0xffff0003; /* 33 MHz PCI */
  71. printf("PCI: 33MHz (I2C read failed)\n");
  72. }
  73. udelay(2000);
  74. /*
  75. * Assert/deassert VME reset
  76. */
  77. clrsetbits_be32(&immr->gpio[1].dat,
  78. GPIO2_TSI_POWERUP_RESET_N | GPIO2_TSI_PLL_RESET_N,
  79. GPIO2_VME_RESET_N | GPIO2_L_RESET_EN_N);
  80. setbits_be32(&immr->gpio[1].dir, GPIO2_TSI_PLL_RESET_N |
  81. GPIO2_TSI_POWERUP_RESET_N |
  82. GPIO2_VME_RESET_N |
  83. GPIO2_L_RESET_EN_N);
  84. clrbits_be32(&immr->gpio[1].dir, GPIO2_V_SCON);
  85. udelay(200);
  86. setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_PLL_RESET_N);
  87. udelay(200);
  88. setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_POWERUP_RESET_N);
  89. udelay(600000);
  90. clrbits_be32(&immr->gpio[1].dat, GPIO2_L_RESET_EN_N);
  91. /* Configure PCI Local Access Windows */
  92. pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
  93. pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
  94. pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
  95. pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M;
  96. udelay(2000);
  97. if (monarch == 0) {
  98. mpc83xx_pci_init(1, reg);
  99. } else {
  100. /*
  101. * Release PCI RST Output signal
  102. */
  103. out_be32(&immr->pci_ctrl[0].gcr, 0);
  104. udelay(2000);
  105. out_be32(&immr->pci_ctrl[0].gcr, 1);
  106. }
  107. }