fsl_dma.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Freescale DMA Controller
  4. *
  5. * Copyright 2006 Freescale Semiconductor, Inc.
  6. */
  7. #ifndef _ASM_FSL_DMA_H_
  8. #define _ASM_FSL_DMA_H_
  9. #include <asm/types.h>
  10. #ifdef CONFIG_MPC83xx
  11. typedef struct fsl_dma {
  12. uint mr; /* DMA mode register */
  13. #define FSL_DMA_MR_CS 0x00000001 /* Channel start */
  14. #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */
  15. #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */
  16. #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */
  17. #define FSL_DMA_MR_EOTIE 0x00000080 /* End-of-transfer interrupt en */
  18. #define FSL_DMA_MR_PRC_MASK 0x00000c00 /* PCI read command */
  19. #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */
  20. #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */
  21. #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */
  22. #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */
  23. #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */
  24. #define FSL_DMA_MR_IRQS 0x00080000 /* Interrupt steer */
  25. #define FSL_DMA_MR_DMSEN 0x00100000 /* Direct mode snooping en */
  26. #define FSL_DMA_MR_BWC_MASK 0x00e00000 /* Bandwidth/pause ctl */
  27. #define FSL_DMA_MR_DRCNT 0x0f000000 /* DMA request count */
  28. uint sr; /* DMA status register */
  29. #define FSL_DMA_SR_EOCDI 0x00000001 /* End-of-chain/direct interrupt */
  30. #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */
  31. #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */
  32. #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */
  33. uint cdar; /* DMA current descriptor address register */
  34. char res0[4];
  35. uint sar; /* DMA source address register */
  36. char res1[4];
  37. uint dar; /* DMA destination address register */
  38. char res2[4];
  39. uint bcr; /* DMA byte count register */
  40. uint ndar; /* DMA next descriptor address register */
  41. uint gsr; /* DMA general status register (DMA3 ONLY!) */
  42. char res3[84];
  43. } fsl_dma_t;
  44. #else
  45. typedef struct fsl_dma {
  46. uint mr; /* DMA mode register */
  47. #define FSL_DMA_MR_CS 0x00000001 /* Channel start */
  48. #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */
  49. #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */
  50. #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */
  51. #define FSL_DMA_MR_CA 0x00000008 /* Channel abort */
  52. #define FSL_DMA_MR_CDSM 0x00000010
  53. #define FSL_DMA_MR_XFE 0x00000020 /* Extended features en */
  54. #define FSL_DMA_MR_EIE 0x00000040 /* Error interrupt en */
  55. #define FSL_DMA_MR_EOLSIE 0x00000080 /* End-of-lists interrupt en */
  56. #define FSL_DMA_MR_EOLNIE 0x00000100 /* End-of-links interrupt en */
  57. #define FSL_DMA_MR_EOSIE 0x00000200 /* End-of-seg interrupt en */
  58. #define FSL_DMA_MR_SRW 0x00000400 /* Single register write */
  59. #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */
  60. #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */
  61. #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */
  62. #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */
  63. #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */
  64. #define FSL_DMA_MR_EMP_EN 0x00200000 /* Ext master pause en */
  65. #define FSL_DMA_MR_BWC_MASK 0x0f000000 /* Bandwidth/pause ctl */
  66. #define FSL_DMA_MR_BWC_DIS 0x0f000000 /* Bandwidth/pause ctl disable */
  67. uint sr; /* DMA status register */
  68. #define FSL_DMA_SR_EOLSI 0x00000001 /* End-of-list interrupt */
  69. #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */
  70. #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */
  71. #define FSL_DMA_SR_EOLNI 0x00000008 /* End-of-links interrupt */
  72. #define FSL_DMA_SR_PE 0x00000010 /* Programming error */
  73. #define FSL_DMA_SR_CH 0x00000020 /* Channel halted */
  74. #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */
  75. char res0[4];
  76. uint clndar; /* DMA current link descriptor address register */
  77. uint satr; /* DMA source attributes register */
  78. #define FSL_DMA_SATR_ESAD_MASK 0x000001ff /* Extended source addr */
  79. #define FSL_DMA_SATR_SREAD_NO_SNOOP 0x00040000 /* Read, don't snoop */
  80. #define FSL_DMA_SATR_SREAD_SNOOP 0x00050000 /* Read, snoop */
  81. #define FSL_DMA_SATR_SREAD_UNLOCK 0x00070000 /* Read, unlock l2 */
  82. #define FSL_DMA_SATR_STRAN_MASK 0x00f00000 /* Source interface */
  83. #define FSL_DMA_SATR_SSME 0x01000000 /* Source stride en */
  84. #define FSL_DMA_SATR_SPCIORDER 0x02000000 /* PCI transaction order */
  85. #define FSL_DMA_SATR_STFLOWLVL_MASK 0x0c000000 /* RIO flow level */
  86. #define FSL_DMA_SATR_SBPATRMU 0x20000000 /* Bypass ATMU */
  87. uint sar; /* DMA source address register */
  88. uint datr; /* DMA destination attributes register */
  89. #define FSL_DMA_DATR_EDAD_MASK 0x000001ff /* Extended dest addr */
  90. #define FSL_DMA_DATR_DWRITE_NO_SNOOP 0x00040000 /* Write, don't snoop */
  91. #define FSL_DMA_DATR_DWRITE_SNOOP 0x00050000 /* Write, snoop */
  92. #define FSL_DMA_DATR_DWRITE_ALLOC 0x00060000 /* Write, alloc l2 */
  93. #define FSL_DMA_DATR_DWRITE_LOCK 0x00070000 /* Write, lock l2 */
  94. #define FSL_DMA_DATR_DTRAN_MASK 0x00f00000 /* Dest interface */
  95. #define FSL_DMA_DATR_DSME 0x01000000 /* Dest stride en */
  96. #define FSL_DMA_DATR_DPCIORDER 0x02000000 /* PCI transaction order */
  97. #define FSL_DMA_DATR_DTFLOWLVL_MASK 0x0c000000 /* RIO flow level */
  98. #define FSL_DMA_DATR_DBPATRMU 0x20000000 /* Bypass ATMU */
  99. uint dar; /* DMA destination address register */
  100. uint bcr; /* DMA byte count register */
  101. char res1[4];
  102. uint nlndar; /* DMA next link descriptor address register */
  103. char res2[8];
  104. uint clabdar; /* DMA current List - alternate base descriptor address Register */
  105. char res3[4];
  106. uint nlsdar; /* DMA next list descriptor address register */
  107. uint ssr; /* DMA source stride register */
  108. uint dsr; /* DMA destination stride register */
  109. char res4[56];
  110. } fsl_dma_t;
  111. #endif /* !CONFIG_MPC83xx */
  112. #ifdef CONFIG_FSL_DMA
  113. void dma_init(void);
  114. int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t n);
  115. #if (defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
  116. void dma_meminit(uint val, uint size);
  117. #endif
  118. #endif
  119. #endif /* _ASM_DMA_H_ */