dram_init.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012-2015 Panasonic Corporation
  4. * Copyright (C) 2015-2017 Socionext Inc.
  5. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  6. */
  7. #include <common.h>
  8. #include <linux/errno.h>
  9. #include <linux/kernel.h>
  10. #include <linux/printk.h>
  11. #include <linux/sizes.h>
  12. #include <asm/global_data.h>
  13. #include "sg-regs.h"
  14. #include "soc-info.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. struct uniphier_memif_data {
  17. unsigned int soc_id;
  18. unsigned long sparse_ch1_base;
  19. int have_ch2;
  20. };
  21. static const struct uniphier_memif_data uniphier_memif_data[] = {
  22. {
  23. .soc_id = UNIPHIER_LD4_ID,
  24. .sparse_ch1_base = 0xc0000000,
  25. },
  26. {
  27. .soc_id = UNIPHIER_PRO4_ID,
  28. .sparse_ch1_base = 0xa0000000,
  29. },
  30. {
  31. .soc_id = UNIPHIER_SLD8_ID,
  32. .sparse_ch1_base = 0xc0000000,
  33. },
  34. {
  35. .soc_id = UNIPHIER_PRO5_ID,
  36. .sparse_ch1_base = 0xc0000000,
  37. },
  38. {
  39. .soc_id = UNIPHIER_PXS2_ID,
  40. .sparse_ch1_base = 0xc0000000,
  41. .have_ch2 = 1,
  42. },
  43. {
  44. .soc_id = UNIPHIER_LD6B_ID,
  45. .sparse_ch1_base = 0xc0000000,
  46. .have_ch2 = 1,
  47. },
  48. {
  49. .soc_id = UNIPHIER_LD11_ID,
  50. .sparse_ch1_base = 0xc0000000,
  51. },
  52. {
  53. .soc_id = UNIPHIER_LD20_ID,
  54. .sparse_ch1_base = 0xc0000000,
  55. .have_ch2 = 1,
  56. },
  57. {
  58. .soc_id = UNIPHIER_PXS3_ID,
  59. .sparse_ch1_base = 0xc0000000,
  60. .have_ch2 = 1,
  61. },
  62. };
  63. UNIPHIER_DEFINE_SOCDATA_FUNC(uniphier_get_memif_data, uniphier_memif_data)
  64. struct uniphier_dram_map {
  65. unsigned long base;
  66. unsigned long size;
  67. };
  68. static int uniphier_memconf_decode(struct uniphier_dram_map *dram_map)
  69. {
  70. const struct uniphier_memif_data *data;
  71. unsigned long size;
  72. u32 val;
  73. data = uniphier_get_memif_data();
  74. if (!data) {
  75. pr_err("unsupported SoC\n");
  76. return -EINVAL;
  77. }
  78. val = readl(SG_MEMCONF);
  79. /* set up ch0 */
  80. dram_map[0].base = CONFIG_SYS_SDRAM_BASE;
  81. switch (val & SG_MEMCONF_CH0_SZ_MASK) {
  82. case SG_MEMCONF_CH0_SZ_64M:
  83. size = SZ_64M;
  84. break;
  85. case SG_MEMCONF_CH0_SZ_128M:
  86. size = SZ_128M;
  87. break;
  88. case SG_MEMCONF_CH0_SZ_256M:
  89. size = SZ_256M;
  90. break;
  91. case SG_MEMCONF_CH0_SZ_512M:
  92. size = SZ_512M;
  93. break;
  94. case SG_MEMCONF_CH0_SZ_1G:
  95. size = SZ_1G;
  96. break;
  97. default:
  98. pr_err("error: invalid value is set to MEMCONF ch0 size\n");
  99. return -EINVAL;
  100. }
  101. if ((val & SG_MEMCONF_CH0_NUM_MASK) == SG_MEMCONF_CH0_NUM_2)
  102. size *= 2;
  103. dram_map[0].size = size;
  104. /* set up ch1 */
  105. dram_map[1].base = dram_map[0].base + size;
  106. if (val & SG_MEMCONF_SPARSEMEM) {
  107. if (dram_map[1].base > data->sparse_ch1_base) {
  108. pr_warn("Sparse mem is enabled, but ch0 and ch1 overlap\n");
  109. pr_warn("Only ch0 is available\n");
  110. dram_map[1].base = 0;
  111. return 0;
  112. }
  113. dram_map[1].base = data->sparse_ch1_base;
  114. }
  115. switch (val & SG_MEMCONF_CH1_SZ_MASK) {
  116. case SG_MEMCONF_CH1_SZ_64M:
  117. size = SZ_64M;
  118. break;
  119. case SG_MEMCONF_CH1_SZ_128M:
  120. size = SZ_128M;
  121. break;
  122. case SG_MEMCONF_CH1_SZ_256M:
  123. size = SZ_256M;
  124. break;
  125. case SG_MEMCONF_CH1_SZ_512M:
  126. size = SZ_512M;
  127. break;
  128. case SG_MEMCONF_CH1_SZ_1G:
  129. size = SZ_1G;
  130. break;
  131. default:
  132. pr_err("error: invalid value is set to MEMCONF ch1 size\n");
  133. return -EINVAL;
  134. }
  135. if ((val & SG_MEMCONF_CH1_NUM_MASK) == SG_MEMCONF_CH1_NUM_2)
  136. size *= 2;
  137. dram_map[1].size = size;
  138. if (!data->have_ch2 || val & SG_MEMCONF_CH2_DISABLE)
  139. return 0;
  140. /* set up ch2 */
  141. dram_map[2].base = dram_map[1].base + size;
  142. switch (val & SG_MEMCONF_CH2_SZ_MASK) {
  143. case SG_MEMCONF_CH2_SZ_64M:
  144. size = SZ_64M;
  145. break;
  146. case SG_MEMCONF_CH2_SZ_128M:
  147. size = SZ_128M;
  148. break;
  149. case SG_MEMCONF_CH2_SZ_256M:
  150. size = SZ_256M;
  151. break;
  152. case SG_MEMCONF_CH2_SZ_512M:
  153. size = SZ_512M;
  154. break;
  155. case SG_MEMCONF_CH2_SZ_1G:
  156. size = SZ_1G;
  157. break;
  158. default:
  159. pr_err("error: invalid value is set to MEMCONF ch2 size\n");
  160. return -EINVAL;
  161. }
  162. if ((val & SG_MEMCONF_CH2_NUM_MASK) == SG_MEMCONF_CH2_NUM_2)
  163. size *= 2;
  164. dram_map[2].size = size;
  165. return 0;
  166. }
  167. int dram_init(void)
  168. {
  169. struct uniphier_dram_map dram_map[3] = {};
  170. int ret, i;
  171. gd->ram_size = 0;
  172. ret = uniphier_memconf_decode(dram_map);
  173. if (ret)
  174. return ret;
  175. for (i = 0; i < ARRAY_SIZE(dram_map); i++) {
  176. unsigned long max_size;
  177. if (!dram_map[i].size)
  178. break;
  179. /*
  180. * U-Boot relocates itself to the tail of the memory region,
  181. * but it does not expect sparse memory. We use the first
  182. * contiguous chunk here.
  183. */
  184. if (i > 0 && dram_map[i - 1].base + dram_map[i - 1].size <
  185. dram_map[i].base)
  186. break;
  187. /*
  188. * Do not use memory that exceeds 32bit address range. U-Boot
  189. * relocates itself to the end of the effectively available RAM.
  190. * This could be a problem for DMA engines that do not support
  191. * 64bit address (SDMA of SDHCI, UniPhier AV-ether, etc.)
  192. */
  193. if (dram_map[i].base >= 1ULL << 32)
  194. break;
  195. max_size = (1ULL << 32) - dram_map[i].base;
  196. if (dram_map[i].size > max_size) {
  197. gd->ram_size += max_size;
  198. break;
  199. }
  200. gd->ram_size += dram_map[i].size;
  201. }
  202. /*
  203. * LD20 uses the last 64 byte for each channel for dynamic
  204. * DDR PHY training
  205. */
  206. if (uniphier_get_soc_id() == UNIPHIER_LD20_ID)
  207. gd->ram_size -= 64;
  208. return 0;
  209. }
  210. int dram_init_banksize(void)
  211. {
  212. struct uniphier_dram_map dram_map[3] = {};
  213. int i;
  214. uniphier_memconf_decode(dram_map);
  215. for (i = 0; i < ARRAY_SIZE(dram_map); i++) {
  216. if (i >= ARRAY_SIZE(gd->bd->bi_dram))
  217. break;
  218. gd->bd->bi_dram[i].start = dram_map[i].base;
  219. gd->bd->bi_dram[i].size = dram_map[i].size;
  220. }
  221. return 0;
  222. }