clock.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010-2015
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. /* Tegra30 Clock control functions */
  7. #include <common.h>
  8. #include <errno.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/tegra.h>
  12. #include <asm/arch-tegra/clk_rst.h>
  13. #include <asm/arch-tegra/timer.h>
  14. #include <div64.h>
  15. #include <fdtdec.h>
  16. /*
  17. * Clock types that we can use as a source. The Tegra30 has muxes for the
  18. * peripheral clocks, and in most cases there are four options for the clock
  19. * source. This gives us a clock 'type' and exploits what commonality exists
  20. * in the device.
  21. *
  22. * Letters are obvious, except for T which means CLK_M, and S which means the
  23. * clock derived from 32KHz. Beware that CLK_M (also called OSC in the
  24. * datasheet) and PLL_M are different things. The former is the basic
  25. * clock supplied to the SOC from an external oscillator. The latter is the
  26. * memory clock PLL.
  27. *
  28. * See definitions in clock_id in the header file.
  29. */
  30. enum clock_type_id {
  31. CLOCK_TYPE_AXPT, /* PLL_A, PLL_X, PLL_P, CLK_M */
  32. CLOCK_TYPE_MCPA, /* and so on */
  33. CLOCK_TYPE_MCPT,
  34. CLOCK_TYPE_PCM,
  35. CLOCK_TYPE_PCMT,
  36. CLOCK_TYPE_PCMT16,
  37. CLOCK_TYPE_PDCT,
  38. CLOCK_TYPE_ACPT,
  39. CLOCK_TYPE_ASPTE,
  40. CLOCK_TYPE_PMDACD2T,
  41. CLOCK_TYPE_PCST,
  42. CLOCK_TYPE_COUNT,
  43. CLOCK_TYPE_NONE = -1, /* invalid clock type */
  44. };
  45. enum {
  46. CLOCK_MAX_MUX = 8 /* number of source options for each clock */
  47. };
  48. /*
  49. * Clock source mux for each clock type. This just converts our enum into
  50. * a list of mux sources for use by the code.
  51. *
  52. * Note:
  53. * The extra column in each clock source array is used to store the mask
  54. * bits in its register for the source.
  55. */
  56. #define CLK(x) CLOCK_ID_ ## x
  57. static enum clock_id clock_source[CLOCK_TYPE_COUNT][CLOCK_MAX_MUX+1] = {
  58. { CLK(AUDIO), CLK(XCPU), CLK(PERIPH), CLK(OSC),
  59. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  60. MASK_BITS_31_30},
  61. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(AUDIO),
  62. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  63. MASK_BITS_31_30},
  64. { CLK(MEMORY), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  65. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  66. MASK_BITS_31_30},
  67. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(NONE),
  68. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  69. MASK_BITS_31_30},
  70. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  71. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  72. MASK_BITS_31_30},
  73. { CLK(PERIPH), CLK(CGENERAL), CLK(MEMORY), CLK(OSC),
  74. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  75. MASK_BITS_31_30},
  76. { CLK(PERIPH), CLK(DISPLAY), CLK(CGENERAL), CLK(OSC),
  77. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  78. MASK_BITS_31_30},
  79. { CLK(AUDIO), CLK(CGENERAL), CLK(PERIPH), CLK(OSC),
  80. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  81. MASK_BITS_31_30},
  82. { CLK(AUDIO), CLK(SFROM32KHZ), CLK(PERIPH), CLK(OSC),
  83. CLK(EPCI), CLK(NONE), CLK(NONE), CLK(NONE),
  84. MASK_BITS_31_29},
  85. { CLK(PERIPH), CLK(MEMORY), CLK(DISPLAY), CLK(AUDIO),
  86. CLK(CGENERAL), CLK(DISPLAY2), CLK(OSC), CLK(NONE),
  87. MASK_BITS_31_29},
  88. { CLK(PERIPH), CLK(CGENERAL), CLK(SFROM32KHZ), CLK(OSC),
  89. CLK(NONE), CLK(NONE), CLK(NONE), CLK(NONE),
  90. MASK_BITS_31_28}
  91. };
  92. /*
  93. * Clock type for each peripheral clock source. We put the name in each
  94. * record just so it is easy to match things up
  95. */
  96. #define TYPE(name, type) type
  97. static enum clock_type_id clock_periph_type[PERIPHC_COUNT] = {
  98. /* 0x00 */
  99. TYPE(PERIPHC_I2S1, CLOCK_TYPE_AXPT),
  100. TYPE(PERIPHC_I2S2, CLOCK_TYPE_AXPT),
  101. TYPE(PERIPHC_SPDIF_OUT, CLOCK_TYPE_AXPT),
  102. TYPE(PERIPHC_SPDIF_IN, CLOCK_TYPE_PCM),
  103. TYPE(PERIPHC_PWM, CLOCK_TYPE_PCST), /* only PWM uses b29:28 */
  104. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  105. TYPE(PERIPHC_SBC2, CLOCK_TYPE_PCMT),
  106. TYPE(PERIPHC_SBC3, CLOCK_TYPE_PCMT),
  107. /* 0x08 */
  108. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  109. TYPE(PERIPHC_I2C1, CLOCK_TYPE_PCMT16),
  110. TYPE(PERIPHC_DVC_I2C, CLOCK_TYPE_PCMT16),
  111. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  112. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  113. TYPE(PERIPHC_SBC1, CLOCK_TYPE_PCMT),
  114. TYPE(PERIPHC_DISP1, CLOCK_TYPE_PMDACD2T),
  115. TYPE(PERIPHC_DISP2, CLOCK_TYPE_PMDACD2T),
  116. /* 0x10 */
  117. TYPE(PERIPHC_CVE, CLOCK_TYPE_PDCT),
  118. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  119. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  120. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  121. TYPE(PERIPHC_SDMMC1, CLOCK_TYPE_PCMT),
  122. TYPE(PERIPHC_SDMMC2, CLOCK_TYPE_PCMT),
  123. TYPE(PERIPHC_G3D, CLOCK_TYPE_MCPA),
  124. TYPE(PERIPHC_G2D, CLOCK_TYPE_MCPA),
  125. /* 0x18 */
  126. TYPE(PERIPHC_NDFLASH, CLOCK_TYPE_PCMT),
  127. TYPE(PERIPHC_SDMMC4, CLOCK_TYPE_PCMT),
  128. TYPE(PERIPHC_VFIR, CLOCK_TYPE_PCMT),
  129. TYPE(PERIPHC_EPP, CLOCK_TYPE_MCPA),
  130. TYPE(PERIPHC_MPE, CLOCK_TYPE_MCPA),
  131. TYPE(PERIPHC_MIPI, CLOCK_TYPE_PCMT), /* MIPI base-band HSI */
  132. TYPE(PERIPHC_UART1, CLOCK_TYPE_PCMT),
  133. TYPE(PERIPHC_UART2, CLOCK_TYPE_PCMT),
  134. /* 0x20 */
  135. TYPE(PERIPHC_HOST1X, CLOCK_TYPE_MCPA),
  136. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  137. TYPE(PERIPHC_TVO, CLOCK_TYPE_PDCT),
  138. TYPE(PERIPHC_HDMI, CLOCK_TYPE_PMDACD2T),
  139. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  140. TYPE(PERIPHC_TVDAC, CLOCK_TYPE_PDCT),
  141. TYPE(PERIPHC_I2C2, CLOCK_TYPE_PCMT16),
  142. TYPE(PERIPHC_EMC, CLOCK_TYPE_MCPT),
  143. /* 0x28 */
  144. TYPE(PERIPHC_UART3, CLOCK_TYPE_PCMT),
  145. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  146. TYPE(PERIPHC_VI, CLOCK_TYPE_MCPA),
  147. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  148. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  149. TYPE(PERIPHC_SBC4, CLOCK_TYPE_PCMT),
  150. TYPE(PERIPHC_I2C3, CLOCK_TYPE_PCMT16),
  151. TYPE(PERIPHC_SDMMC3, CLOCK_TYPE_PCMT),
  152. /* 0x30 */
  153. TYPE(PERIPHC_UART4, CLOCK_TYPE_PCMT),
  154. TYPE(PERIPHC_UART5, CLOCK_TYPE_PCMT),
  155. TYPE(PERIPHC_VDE, CLOCK_TYPE_PCMT),
  156. TYPE(PERIPHC_OWR, CLOCK_TYPE_PCMT),
  157. TYPE(PERIPHC_NOR, CLOCK_TYPE_PCMT),
  158. TYPE(PERIPHC_CSITE, CLOCK_TYPE_PCMT),
  159. TYPE(PERIPHC_I2S0, CLOCK_TYPE_AXPT),
  160. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  161. /* 0x38h */ /* Jumps to reg offset 0x3B0h - new for T30 */
  162. TYPE(PERIPHC_G3D2, CLOCK_TYPE_MCPA),
  163. TYPE(PERIPHC_MSELECT, CLOCK_TYPE_PCMT),
  164. TYPE(PERIPHC_TSENSOR, CLOCK_TYPE_PCST), /* s/b PCTS */
  165. TYPE(PERIPHC_I2S3, CLOCK_TYPE_AXPT),
  166. TYPE(PERIPHC_I2S4, CLOCK_TYPE_AXPT),
  167. TYPE(PERIPHC_I2C4, CLOCK_TYPE_PCMT16),
  168. TYPE(PERIPHC_SBC5, CLOCK_TYPE_PCMT),
  169. TYPE(PERIPHC_SBC6, CLOCK_TYPE_PCMT),
  170. /* 0x40 */
  171. TYPE(PERIPHC_AUDIO, CLOCK_TYPE_ACPT),
  172. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  173. TYPE(PERIPHC_DAM0, CLOCK_TYPE_ACPT),
  174. TYPE(PERIPHC_DAM1, CLOCK_TYPE_ACPT),
  175. TYPE(PERIPHC_DAM2, CLOCK_TYPE_ACPT),
  176. TYPE(PERIPHC_HDA2CODEC2X, CLOCK_TYPE_PCMT),
  177. TYPE(PERIPHC_ACTMON, CLOCK_TYPE_PCST), /* MASK 31:30 */
  178. TYPE(PERIPHC_EXTPERIPH1, CLOCK_TYPE_ASPTE),
  179. /* 0x48 */
  180. TYPE(PERIPHC_EXTPERIPH2, CLOCK_TYPE_ASPTE),
  181. TYPE(PERIPHC_EXTPERIPH3, CLOCK_TYPE_ASPTE),
  182. TYPE(PERIPHC_NANDSPEED, CLOCK_TYPE_PCMT),
  183. TYPE(PERIPHC_I2CSLOW, CLOCK_TYPE_PCST), /* MASK 31:30 */
  184. TYPE(PERIPHC_SYS, CLOCK_TYPE_NONE),
  185. TYPE(PERIPHC_SPEEDO, CLOCK_TYPE_PCMT),
  186. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  187. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  188. /* 0x50 */
  189. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  190. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  191. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  192. TYPE(PERIPHC_NONE, CLOCK_TYPE_NONE),
  193. TYPE(PERIPHC_SATAOOB, CLOCK_TYPE_PCMT), /* offset 0x420h */
  194. TYPE(PERIPHC_SATA, CLOCK_TYPE_PCMT),
  195. TYPE(PERIPHC_HDA, CLOCK_TYPE_PCMT),
  196. };
  197. /*
  198. * This array translates a periph_id to a periphc_internal_id
  199. *
  200. * Not present/matched up:
  201. * uint vi_sensor; _VI_SENSOR_0, 0x1A8
  202. * SPDIF - which is both 0x08 and 0x0c
  203. *
  204. */
  205. #define NONE(name) (-1)
  206. #define OFFSET(name, value) PERIPHC_ ## name
  207. static s8 periph_id_to_internal_id[PERIPH_ID_COUNT] = {
  208. /* Low word: 31:0 */
  209. NONE(CPU),
  210. NONE(COP),
  211. NONE(TRIGSYS),
  212. NONE(RESERVED3),
  213. NONE(RESERVED4),
  214. NONE(TMR),
  215. PERIPHC_UART1,
  216. PERIPHC_UART2, /* and vfir 0x68 */
  217. /* 8 */
  218. NONE(GPIO),
  219. PERIPHC_SDMMC2,
  220. NONE(SPDIF), /* 0x08 and 0x0c, unclear which to use */
  221. PERIPHC_I2S1,
  222. PERIPHC_I2C1,
  223. PERIPHC_NDFLASH,
  224. PERIPHC_SDMMC1,
  225. PERIPHC_SDMMC4,
  226. /* 16 */
  227. NONE(RESERVED16),
  228. PERIPHC_PWM,
  229. PERIPHC_I2S2,
  230. PERIPHC_EPP,
  231. PERIPHC_VI,
  232. PERIPHC_G2D,
  233. NONE(USBD),
  234. NONE(ISP),
  235. /* 24 */
  236. PERIPHC_G3D,
  237. NONE(RESERVED25),
  238. PERIPHC_DISP2,
  239. PERIPHC_DISP1,
  240. PERIPHC_HOST1X,
  241. NONE(VCP),
  242. PERIPHC_I2S0,
  243. NONE(CACHE2),
  244. /* Middle word: 63:32 */
  245. NONE(MEM),
  246. NONE(AHBDMA),
  247. NONE(APBDMA),
  248. NONE(RESERVED35),
  249. NONE(RESERVED36),
  250. NONE(STAT_MON),
  251. NONE(RESERVED38),
  252. NONE(RESERVED39),
  253. /* 40 */
  254. NONE(KFUSE),
  255. PERIPHC_SBC1,
  256. PERIPHC_NOR,
  257. NONE(RESERVED43),
  258. PERIPHC_SBC2,
  259. NONE(RESERVED45),
  260. PERIPHC_SBC3,
  261. PERIPHC_DVC_I2C,
  262. /* 48 */
  263. NONE(DSI),
  264. PERIPHC_TVO, /* also CVE 0x40 */
  265. PERIPHC_MIPI,
  266. PERIPHC_HDMI,
  267. NONE(CSI),
  268. PERIPHC_TVDAC,
  269. PERIPHC_I2C2,
  270. PERIPHC_UART3,
  271. /* 56 */
  272. NONE(RESERVED56),
  273. PERIPHC_EMC,
  274. NONE(USB2),
  275. NONE(USB3),
  276. PERIPHC_MPE,
  277. PERIPHC_VDE,
  278. NONE(BSEA),
  279. NONE(BSEV),
  280. /* Upper word 95:64 */
  281. PERIPHC_SPEEDO,
  282. PERIPHC_UART4,
  283. PERIPHC_UART5,
  284. PERIPHC_I2C3,
  285. PERIPHC_SBC4,
  286. PERIPHC_SDMMC3,
  287. NONE(PCIE),
  288. PERIPHC_OWR,
  289. /* 72 */
  290. NONE(AFI),
  291. PERIPHC_CSITE,
  292. NONE(PCIEXCLK),
  293. NONE(AVPUCQ),
  294. NONE(RESERVED76),
  295. NONE(RESERVED77),
  296. NONE(RESERVED78),
  297. NONE(DTV),
  298. /* 80 */
  299. PERIPHC_NANDSPEED,
  300. PERIPHC_I2CSLOW,
  301. NONE(DSIB),
  302. NONE(RESERVED83),
  303. NONE(IRAMA),
  304. NONE(IRAMB),
  305. NONE(IRAMC),
  306. NONE(IRAMD),
  307. /* 88 */
  308. NONE(CRAM2),
  309. NONE(RESERVED89),
  310. NONE(MDOUBLER),
  311. NONE(RESERVED91),
  312. NONE(SUSOUT),
  313. NONE(RESERVED93),
  314. NONE(RESERVED94),
  315. NONE(RESERVED95),
  316. /* V word: 31:0 */
  317. NONE(CPUG),
  318. NONE(CPULP),
  319. PERIPHC_G3D2,
  320. PERIPHC_MSELECT,
  321. PERIPHC_TSENSOR,
  322. PERIPHC_I2S3,
  323. PERIPHC_I2S4,
  324. PERIPHC_I2C4,
  325. /* 08 */
  326. PERIPHC_SBC5,
  327. PERIPHC_SBC6,
  328. PERIPHC_AUDIO,
  329. NONE(APBIF),
  330. PERIPHC_DAM0,
  331. PERIPHC_DAM1,
  332. PERIPHC_DAM2,
  333. PERIPHC_HDA2CODEC2X,
  334. /* 16 */
  335. NONE(ATOMICS),
  336. NONE(RESERVED17),
  337. NONE(RESERVED18),
  338. NONE(RESERVED19),
  339. NONE(RESERVED20),
  340. NONE(RESERVED21),
  341. NONE(RESERVED22),
  342. PERIPHC_ACTMON,
  343. /* 24 */
  344. NONE(RESERVED24),
  345. NONE(RESERVED25),
  346. NONE(RESERVED26),
  347. NONE(RESERVED27),
  348. PERIPHC_SATA,
  349. PERIPHC_HDA,
  350. NONE(RESERVED30),
  351. NONE(RESERVED31),
  352. /* W word: 31:0 */
  353. NONE(HDA2HDMICODEC),
  354. NONE(SATACOLD),
  355. NONE(RESERVED0_PCIERX0),
  356. NONE(RESERVED1_PCIERX1),
  357. NONE(RESERVED2_PCIERX2),
  358. NONE(RESERVED3_PCIERX3),
  359. NONE(RESERVED4_PCIERX4),
  360. NONE(RESERVED5_PCIERX5),
  361. /* 40 */
  362. NONE(CEC),
  363. NONE(RESERVED6_PCIE2),
  364. NONE(RESERVED7_EMC),
  365. NONE(RESERVED8_HDMI),
  366. NONE(RESERVED9_SATA),
  367. NONE(RESERVED10_MIPI),
  368. NONE(EX_RESERVED46),
  369. NONE(EX_RESERVED47),
  370. };
  371. /*
  372. * PLL divider shift/mask tables for all PLL IDs.
  373. */
  374. struct clk_pll_info tegra_pll_info_table[CLOCK_ID_PLL_COUNT] = {
  375. /*
  376. * T30: some deviations from T2x.
  377. * NOTE: If kcp_mask/kvco_mask == 0, they're not used in that PLL (PLLX, etc.)
  378. * If lock_ena or lock_det are >31, they're not used in that PLL.
  379. */
  380. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x0F,
  381. .lock_ena = 24, .lock_det = 27, .kcp_shift = 28, .kcp_mask = 3, .kvco_shift = 27, .kvco_mask = 1 }, /* PLLC */
  382. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 0, .p_mask = 0,
  383. .lock_ena = 0, .lock_det = 27, .kcp_shift = 1, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLM */
  384. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  385. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLP */
  386. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  387. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLA */
  388. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x01,
  389. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLU */
  390. { .m_shift = 0, .m_mask = 0x1F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  391. .lock_ena = 22, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLD */
  392. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 20, .p_mask = 0x0F,
  393. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 0, .kvco_mask = 0 }, /* PLLX */
  394. { .m_shift = 0, .m_mask = 0xFF, .n_shift = 8, .n_mask = 0xFF, .p_shift = 0, .p_mask = 0,
  395. .lock_ena = 9, .lock_det = 11, .kcp_shift = 6, .kcp_mask = 3, .kvco_shift = 0, .kvco_mask = 1 }, /* PLLE */
  396. { .m_shift = 0, .m_mask = 0x0F, .n_shift = 8, .n_mask = 0x3FF, .p_shift = 20, .p_mask = 0x07,
  397. .lock_ena = 18, .lock_det = 27, .kcp_shift = 8, .kcp_mask = 0xF, .kvco_shift = 4, .kvco_mask = 0xF }, /* PLLS (RESERVED) */
  398. };
  399. /*
  400. * Get the oscillator frequency, from the corresponding hardware configuration
  401. * field. Note that T30 supports 3 new higher freqs, but we map back
  402. * to the old T20 freqs. Support for the higher oscillators is TBD.
  403. */
  404. enum clock_osc_freq clock_get_osc_freq(void)
  405. {
  406. struct clk_rst_ctlr *clkrst =
  407. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  408. u32 reg;
  409. reg = readl(&clkrst->crc_osc_ctrl);
  410. reg = (reg & OSC_FREQ_MASK) >> OSC_FREQ_SHIFT;
  411. if (reg & 1) /* one of the newer freqs */
  412. printf("Warning: OSC_FREQ is unsupported! (%d)\n", reg);
  413. return reg >> 2; /* Map to most common (T20) freqs */
  414. }
  415. /* Returns a pointer to the clock source register for a peripheral */
  416. u32 *get_periph_source_reg(enum periph_id periph_id)
  417. {
  418. struct clk_rst_ctlr *clkrst =
  419. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  420. enum periphc_internal_id internal_id;
  421. /* Coresight is a special case */
  422. if (periph_id == PERIPH_ID_CSI)
  423. return &clkrst->crc_clk_src[PERIPH_ID_CSI+1];
  424. assert(periph_id >= PERIPH_ID_FIRST && periph_id < PERIPH_ID_COUNT);
  425. internal_id = periph_id_to_internal_id[periph_id];
  426. assert(internal_id != -1);
  427. if (internal_id >= PERIPHC_VW_FIRST) {
  428. internal_id -= PERIPHC_VW_FIRST;
  429. return &clkrst->crc_clk_src_vw[internal_id];
  430. } else
  431. return &clkrst->crc_clk_src[internal_id];
  432. }
  433. int get_periph_clock_info(enum periph_id periph_id, int *mux_bits,
  434. int *divider_bits, int *type)
  435. {
  436. enum periphc_internal_id internal_id;
  437. if (!clock_periph_id_isvalid(periph_id))
  438. return -1;
  439. internal_id = periph_id_to_internal_id[periph_id];
  440. if (!periphc_internal_id_isvalid(internal_id))
  441. return -1;
  442. *type = clock_periph_type[internal_id];
  443. if (!clock_type_id_isvalid(*type))
  444. return -1;
  445. *mux_bits = clock_source[*type][CLOCK_MAX_MUX];
  446. if (*type == CLOCK_TYPE_PCMT16)
  447. *divider_bits = 16;
  448. else
  449. *divider_bits = 8;
  450. return 0;
  451. }
  452. enum clock_id get_periph_clock_id(enum periph_id periph_id, int source)
  453. {
  454. enum periphc_internal_id internal_id;
  455. int type;
  456. if (!clock_periph_id_isvalid(periph_id))
  457. return CLOCK_ID_NONE;
  458. internal_id = periph_id_to_internal_id[periph_id];
  459. if (!periphc_internal_id_isvalid(internal_id))
  460. return CLOCK_ID_NONE;
  461. type = clock_periph_type[internal_id];
  462. if (!clock_type_id_isvalid(type))
  463. return CLOCK_ID_NONE;
  464. return clock_source[type][source];
  465. }
  466. /**
  467. * Given a peripheral ID and the required source clock, this returns which
  468. * value should be programmed into the source mux for that peripheral.
  469. *
  470. * There is special code here to handle the one source type with 5 sources.
  471. *
  472. * @param periph_id peripheral to start
  473. * @param source PLL id of required parent clock
  474. * @param mux_bits Set to number of bits in mux register: 2 or 4
  475. * @param divider_bits Set to number of divider bits (8 or 16)
  476. * @return mux value (0-4, or -1 if not found)
  477. */
  478. int get_periph_clock_source(enum periph_id periph_id,
  479. enum clock_id parent, int *mux_bits, int *divider_bits)
  480. {
  481. enum clock_type_id type;
  482. int mux, err;
  483. err = get_periph_clock_info(periph_id, mux_bits, divider_bits, &type);
  484. assert(!err);
  485. for (mux = 0; mux < CLOCK_MAX_MUX; mux++)
  486. if (clock_source[type][mux] == parent)
  487. return mux;
  488. /* if we get here, either us or the caller has made a mistake */
  489. printf("Caller requested bad clock: periph=%d, parent=%d\n", periph_id,
  490. parent);
  491. return -1;
  492. }
  493. void clock_set_enable(enum periph_id periph_id, int enable)
  494. {
  495. struct clk_rst_ctlr *clkrst =
  496. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  497. u32 *clk;
  498. u32 reg;
  499. /* Enable/disable the clock to this peripheral */
  500. assert(clock_periph_id_isvalid(periph_id));
  501. if ((int)periph_id < (int)PERIPH_ID_VW_FIRST)
  502. clk = &clkrst->crc_clk_out_enb[PERIPH_REG(periph_id)];
  503. else
  504. clk = &clkrst->crc_clk_out_enb_vw[PERIPH_REG(periph_id)];
  505. reg = readl(clk);
  506. if (enable)
  507. reg |= PERIPH_MASK(periph_id);
  508. else
  509. reg &= ~PERIPH_MASK(periph_id);
  510. writel(reg, clk);
  511. }
  512. void reset_set_enable(enum periph_id periph_id, int enable)
  513. {
  514. struct clk_rst_ctlr *clkrst =
  515. (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  516. u32 *reset;
  517. u32 reg;
  518. /* Enable/disable reset to the peripheral */
  519. assert(clock_periph_id_isvalid(periph_id));
  520. if (periph_id < PERIPH_ID_VW_FIRST)
  521. reset = &clkrst->crc_rst_dev[PERIPH_REG(periph_id)];
  522. else
  523. reset = &clkrst->crc_rst_dev_vw[PERIPH_REG(periph_id)];
  524. reg = readl(reset);
  525. if (enable)
  526. reg |= PERIPH_MASK(periph_id);
  527. else
  528. reg &= ~PERIPH_MASK(periph_id);
  529. writel(reg, reset);
  530. }
  531. #if CONFIG_IS_ENABLED(OF_CONTROL)
  532. /*
  533. * Convert a device tree clock ID to our peripheral ID. They are mostly
  534. * the same but we are very cautious so we check that a valid clock ID is
  535. * provided.
  536. *
  537. * @param clk_id Clock ID according to tegra30 device tree binding
  538. * @return peripheral ID, or PERIPH_ID_NONE if the clock ID is invalid
  539. */
  540. enum periph_id clk_id_to_periph_id(int clk_id)
  541. {
  542. if (clk_id > PERIPH_ID_COUNT)
  543. return PERIPH_ID_NONE;
  544. switch (clk_id) {
  545. case PERIPH_ID_RESERVED3:
  546. case PERIPH_ID_RESERVED4:
  547. case PERIPH_ID_RESERVED16:
  548. case PERIPH_ID_RESERVED24:
  549. case PERIPH_ID_RESERVED35:
  550. case PERIPH_ID_RESERVED43:
  551. case PERIPH_ID_RESERVED45:
  552. case PERIPH_ID_RESERVED56:
  553. case PERIPH_ID_PCIEXCLK:
  554. case PERIPH_ID_RESERVED76:
  555. case PERIPH_ID_RESERVED77:
  556. case PERIPH_ID_RESERVED78:
  557. case PERIPH_ID_RESERVED83:
  558. case PERIPH_ID_RESERVED89:
  559. case PERIPH_ID_RESERVED91:
  560. case PERIPH_ID_RESERVED93:
  561. case PERIPH_ID_RESERVED94:
  562. case PERIPH_ID_RESERVED95:
  563. return PERIPH_ID_NONE;
  564. default:
  565. return clk_id;
  566. }
  567. }
  568. #endif /* CONFIG_IS_ENABLED(OF_CONTROL) */
  569. void clock_early_init(void)
  570. {
  571. tegra30_set_up_pllp();
  572. }
  573. void arch_timer_init(void)
  574. {
  575. }
  576. #define PMC_SATA_PWRGT 0x1ac
  577. #define PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE (1 << 5)
  578. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL (1 << 4)
  579. #define PLLE_SS_CNTL 0x68
  580. #define PLLE_SS_CNTL_SSCINCINTRV(x) (((x) & 0x3f) << 24)
  581. #define PLLE_SS_CNTL_SSCINC(x) (((x) & 0xff) << 16)
  582. #define PLLE_SS_CNTL_SSCBYP (1 << 12)
  583. #define PLLE_SS_CNTL_INTERP_RESET (1 << 11)
  584. #define PLLE_SS_CNTL_BYPASS_SS (1 << 10)
  585. #define PLLE_SS_CNTL_SSCMAX(x) (((x) & 0x1ff) << 0)
  586. #define PLLE_BASE 0x0e8
  587. #define PLLE_BASE_ENABLE_CML (1 << 31)
  588. #define PLLE_BASE_ENABLE (1 << 30)
  589. #define PLLE_BASE_PLDIV_CML(x) (((x) & 0xf) << 24)
  590. #define PLLE_BASE_PLDIV(x) (((x) & 0x3f) << 16)
  591. #define PLLE_BASE_NDIV(x) (((x) & 0xff) << 8)
  592. #define PLLE_BASE_MDIV(x) (((x) & 0xff) << 0)
  593. #define PLLE_MISC 0x0ec
  594. #define PLLE_MISC_SETUP_BASE(x) (((x) & 0xffff) << 16)
  595. #define PLLE_MISC_PLL_READY (1 << 15)
  596. #define PLLE_MISC_LOCK (1 << 11)
  597. #define PLLE_MISC_LOCK_ENABLE (1 << 9)
  598. #define PLLE_MISC_SETUP_EXT(x) (((x) & 0x3) << 2)
  599. static int tegra_plle_train(void)
  600. {
  601. unsigned int timeout = 2000;
  602. unsigned long value;
  603. value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  604. value |= PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
  605. writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  606. value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  607. value |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  608. writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  609. value = readl(NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  610. value &= ~PMC_SATA_PWRGT_PLLE_IDDQ_OVERRIDE;
  611. writel(value, NV_PA_PMC_BASE + PMC_SATA_PWRGT);
  612. do {
  613. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  614. if (value & PLLE_MISC_PLL_READY)
  615. break;
  616. udelay(100);
  617. } while (--timeout);
  618. if (timeout == 0) {
  619. pr_err("timeout waiting for PLLE to become ready");
  620. return -ETIMEDOUT;
  621. }
  622. return 0;
  623. }
  624. int tegra_plle_enable(void)
  625. {
  626. unsigned int cpcon = 11, p = 18, n = 150, m = 1, timeout = 1000;
  627. u32 value;
  628. int err;
  629. /* disable PLLE clock */
  630. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  631. value &= ~PLLE_BASE_ENABLE_CML;
  632. value &= ~PLLE_BASE_ENABLE;
  633. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  634. /* clear lock enable and setup field */
  635. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  636. value &= ~PLLE_MISC_LOCK_ENABLE;
  637. value &= ~PLLE_MISC_SETUP_BASE(0xffff);
  638. value &= ~PLLE_MISC_SETUP_EXT(0x3);
  639. writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
  640. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  641. if ((value & PLLE_MISC_PLL_READY) == 0) {
  642. err = tegra_plle_train();
  643. if (err < 0) {
  644. pr_err("failed to train PLLE: %d", err);
  645. return err;
  646. }
  647. }
  648. /* configure PLLE */
  649. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  650. value &= ~PLLE_BASE_PLDIV_CML(0x0f);
  651. value |= PLLE_BASE_PLDIV_CML(cpcon);
  652. value &= ~PLLE_BASE_PLDIV(0x3f);
  653. value |= PLLE_BASE_PLDIV(p);
  654. value &= ~PLLE_BASE_NDIV(0xff);
  655. value |= PLLE_BASE_NDIV(n);
  656. value &= ~PLLE_BASE_MDIV(0xff);
  657. value |= PLLE_BASE_MDIV(m);
  658. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  659. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  660. value |= PLLE_MISC_SETUP_BASE(0x7);
  661. value |= PLLE_MISC_LOCK_ENABLE;
  662. value |= PLLE_MISC_SETUP_EXT(0);
  663. writel(value, NV_PA_CLK_RST_BASE + PLLE_MISC);
  664. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  665. value |= PLLE_SS_CNTL_SSCBYP | PLLE_SS_CNTL_INTERP_RESET |
  666. PLLE_SS_CNTL_BYPASS_SS;
  667. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  668. value = readl(NV_PA_CLK_RST_BASE + PLLE_BASE);
  669. value |= PLLE_BASE_ENABLE_CML | PLLE_BASE_ENABLE;
  670. writel(value, NV_PA_CLK_RST_BASE + PLLE_BASE);
  671. do {
  672. value = readl(NV_PA_CLK_RST_BASE + PLLE_MISC);
  673. if (value & PLLE_MISC_LOCK)
  674. break;
  675. udelay(2);
  676. } while (--timeout);
  677. if (timeout == 0) {
  678. pr_err("timeout waiting for PLLE to lock");
  679. return -ETIMEDOUT;
  680. }
  681. udelay(50);
  682. value = readl(NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  683. value &= ~PLLE_SS_CNTL_SSCINCINTRV(0x3f);
  684. value |= PLLE_SS_CNTL_SSCINCINTRV(0x18);
  685. value &= ~PLLE_SS_CNTL_SSCINC(0xff);
  686. value |= PLLE_SS_CNTL_SSCINC(0x01);
  687. value &= ~PLLE_SS_CNTL_SSCBYP;
  688. value &= ~PLLE_SS_CNTL_INTERP_RESET;
  689. value &= ~PLLE_SS_CNTL_BYPASS_SS;
  690. value &= ~PLLE_SS_CNTL_SSCMAX(0x1ff);
  691. value |= PLLE_SS_CNTL_SSCMAX(0x24);
  692. writel(value, NV_PA_CLK_RST_BASE + PLLE_SS_CNTL);
  693. return 0;
  694. }
  695. struct periph_clk_init periph_clk_init_table[] = {
  696. { PERIPH_ID_SBC1, CLOCK_ID_PERIPH },
  697. { PERIPH_ID_SBC2, CLOCK_ID_PERIPH },
  698. { PERIPH_ID_SBC3, CLOCK_ID_PERIPH },
  699. { PERIPH_ID_SBC4, CLOCK_ID_PERIPH },
  700. { PERIPH_ID_SBC5, CLOCK_ID_PERIPH },
  701. { PERIPH_ID_SBC6, CLOCK_ID_PERIPH },
  702. { PERIPH_ID_HOST1X, CLOCK_ID_PERIPH },
  703. { PERIPH_ID_DISP1, CLOCK_ID_CGENERAL },
  704. { PERIPH_ID_NDFLASH, CLOCK_ID_PERIPH },
  705. { PERIPH_ID_SDMMC1, CLOCK_ID_PERIPH },
  706. { PERIPH_ID_SDMMC2, CLOCK_ID_PERIPH },
  707. { PERIPH_ID_SDMMC3, CLOCK_ID_PERIPH },
  708. { PERIPH_ID_SDMMC4, CLOCK_ID_PERIPH },
  709. { PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ },
  710. { PERIPH_ID_DVC_I2C, CLOCK_ID_PERIPH },
  711. { PERIPH_ID_I2C1, CLOCK_ID_PERIPH },
  712. { PERIPH_ID_I2C2, CLOCK_ID_PERIPH },
  713. { PERIPH_ID_I2C3, CLOCK_ID_PERIPH },
  714. { PERIPH_ID_I2C4, CLOCK_ID_PERIPH },
  715. { -1, },
  716. };