powergate.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
  4. */
  5. #include <common.h>
  6. #include <errno.h>
  7. #include <asm/io.h>
  8. #include <asm/types.h>
  9. #include <asm/arch/flow.h>
  10. #include <asm/arch/powergate.h>
  11. #include <asm/arch/tegra.h>
  12. #define PWRGATE_TOGGLE 0x30
  13. #define PWRGATE_TOGGLE_START (1 << 8)
  14. #define REMOVE_CLAMPING 0x34
  15. #define PWRGATE_STATUS 0x38
  16. static int tegra_powergate_set(enum tegra_powergate id, bool state)
  17. {
  18. u32 value, mask = state ? (1 << id) : 0, old_mask;
  19. unsigned long start, timeout = 25;
  20. value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
  21. old_mask = value & (1 << id);
  22. if (mask == old_mask)
  23. return 0;
  24. writel(PWRGATE_TOGGLE_START | id, NV_PA_PMC_BASE + PWRGATE_TOGGLE);
  25. start = get_timer(0);
  26. while (get_timer(start) < timeout) {
  27. value = readl(NV_PA_PMC_BASE + PWRGATE_STATUS);
  28. if ((value & (1 << id)) == mask)
  29. return 0;
  30. }
  31. return -ETIMEDOUT;
  32. }
  33. int tegra_powergate_power_on(enum tegra_powergate id)
  34. {
  35. return tegra_powergate_set(id, true);
  36. }
  37. int tegra_powergate_power_off(enum tegra_powergate id)
  38. {
  39. return tegra_powergate_set(id, false);
  40. }
  41. static int tegra_powergate_remove_clamping(enum tegra_powergate id)
  42. {
  43. unsigned long value;
  44. /*
  45. * The REMOVE_CLAMPING register has the bits for the PCIE and VDEC
  46. * partitions reversed. This was originally introduced on Tegra20 but
  47. * has since been carried forward for backwards-compatibility.
  48. */
  49. if (id == TEGRA_POWERGATE_VDEC)
  50. value = 1 << TEGRA_POWERGATE_PCIE;
  51. else if (id == TEGRA_POWERGATE_PCIE)
  52. value = 1 << TEGRA_POWERGATE_VDEC;
  53. else
  54. value = 1 << id;
  55. writel(value, NV_PA_PMC_BASE + REMOVE_CLAMPING);
  56. return 0;
  57. }
  58. static void tegra_powergate_ram_repair(void)
  59. {
  60. #ifdef CONFIG_TEGRA124
  61. struct flow_ctlr *flow = (struct flow_ctlr *)NV_PA_FLOW_BASE;
  62. /* Request RAM repair for cluster 0 and wait until complete */
  63. setbits_le32(&flow->ram_repair, RAM_REPAIR_REQ);
  64. while (!(readl(&flow->ram_repair) & RAM_REPAIR_STS))
  65. ;
  66. /* Same for cluster 1 */
  67. setbits_le32(&flow->ram_repair_cluster1, RAM_REPAIR_REQ);
  68. while (!(readl(&flow->ram_repair_cluster1) & RAM_REPAIR_STS))
  69. ;
  70. #endif
  71. }
  72. int tegra_powergate_sequence_power_up(enum tegra_powergate id,
  73. enum periph_id periph)
  74. {
  75. int err;
  76. tegra_powergate_ram_repair();
  77. reset_set_enable(periph, 1);
  78. err = tegra_powergate_power_on(id);
  79. if (err < 0)
  80. return err;
  81. clock_enable(periph);
  82. udelay(10);
  83. err = tegra_powergate_remove_clamping(id);
  84. if (err < 0)
  85. return err;
  86. udelay(10);
  87. reset_set_enable(periph, 0);
  88. return 0;
  89. }