board2.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010,2011
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <ns16550.h>
  10. #include <usb.h>
  11. #include <asm/io.h>
  12. #include <asm/arch-tegra/ap.h>
  13. #include <asm/arch-tegra/board.h>
  14. #include <asm/arch-tegra/clk_rst.h>
  15. #include <asm/arch-tegra/pmc.h>
  16. #include <asm/arch-tegra/sys_proto.h>
  17. #include <asm/arch-tegra/uart.h>
  18. #include <asm/arch-tegra/warmboot.h>
  19. #include <asm/arch-tegra/gpu.h>
  20. #include <asm/arch-tegra/usb.h>
  21. #include <asm/arch-tegra/xusb-padctl.h>
  22. #include <asm/arch/clock.h>
  23. #include <asm/arch/funcmux.h>
  24. #include <asm/arch/pinmux.h>
  25. #include <asm/arch/pmu.h>
  26. #include <asm/arch/tegra.h>
  27. #ifdef CONFIG_TEGRA_CLOCK_SCALING
  28. #include <asm/arch/emc.h>
  29. #endif
  30. #include "emc.h"
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #ifdef CONFIG_SPL_BUILD
  33. /* TODO(sjg@chromium.org): Remove once SPL supports device tree */
  34. U_BOOT_DEVICE(tegra_gpios) = {
  35. "gpio_tegra"
  36. };
  37. #endif
  38. __weak void pinmux_init(void) {}
  39. __weak void pin_mux_usb(void) {}
  40. __weak void pin_mux_spi(void) {}
  41. __weak void pin_mux_mmc(void) {}
  42. __weak void gpio_early_init_uart(void) {}
  43. __weak void pin_mux_display(void) {}
  44. __weak void start_cpu_fan(void) {}
  45. #if defined(CONFIG_TEGRA_NAND)
  46. __weak void pin_mux_nand(void)
  47. {
  48. funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
  49. }
  50. #endif
  51. /*
  52. * Routine: power_det_init
  53. * Description: turn off power detects
  54. */
  55. static void power_det_init(void)
  56. {
  57. #if defined(CONFIG_TEGRA20)
  58. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  59. /* turn off power detects */
  60. writel(0, &pmc->pmc_pwr_det_latch);
  61. writel(0, &pmc->pmc_pwr_det);
  62. #endif
  63. }
  64. __weak int tegra_board_id(void)
  65. {
  66. return -1;
  67. }
  68. #ifdef CONFIG_DISPLAY_BOARDINFO
  69. int checkboard(void)
  70. {
  71. int board_id = tegra_board_id();
  72. printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
  73. if (board_id != -1)
  74. printf(", ID: %d\n", board_id);
  75. printf("\n");
  76. return 0;
  77. }
  78. #endif /* CONFIG_DISPLAY_BOARDINFO */
  79. __weak int tegra_lcd_pmic_init(int board_it)
  80. {
  81. return 0;
  82. }
  83. __weak int nvidia_board_init(void)
  84. {
  85. return 0;
  86. }
  87. /*
  88. * Routine: board_init
  89. * Description: Early hardware init.
  90. */
  91. int board_init(void)
  92. {
  93. __maybe_unused int err;
  94. __maybe_unused int board_id;
  95. /* Do clocks and UART first so that printf() works */
  96. clock_init();
  97. clock_verify();
  98. tegra_gpu_config();
  99. #ifdef CONFIG_TEGRA_SPI
  100. pin_mux_spi();
  101. #endif
  102. #ifdef CONFIG_MMC_SDHCI_TEGRA
  103. pin_mux_mmc();
  104. #endif
  105. /* Init is handled automatically in the driver-model case */
  106. #if defined(CONFIG_DM_VIDEO)
  107. pin_mux_display();
  108. #endif
  109. /* boot param addr */
  110. gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
  111. power_det_init();
  112. #ifdef CONFIG_SYS_I2C_TEGRA
  113. # ifdef CONFIG_TEGRA_PMU
  114. if (pmu_set_nominal())
  115. debug("Failed to select nominal voltages\n");
  116. # ifdef CONFIG_TEGRA_CLOCK_SCALING
  117. err = board_emc_init();
  118. if (err)
  119. debug("Memory controller init failed: %d\n", err);
  120. # endif
  121. # endif /* CONFIG_TEGRA_PMU */
  122. #endif /* CONFIG_SYS_I2C_TEGRA */
  123. #ifdef CONFIG_USB_EHCI_TEGRA
  124. pin_mux_usb();
  125. #endif
  126. #if defined(CONFIG_DM_VIDEO)
  127. board_id = tegra_board_id();
  128. err = tegra_lcd_pmic_init(board_id);
  129. if (err) {
  130. debug("Failed to set up LCD PMIC\n");
  131. return err;
  132. }
  133. #endif
  134. #ifdef CONFIG_TEGRA_NAND
  135. pin_mux_nand();
  136. #endif
  137. tegra_xusb_padctl_init();
  138. #ifdef CONFIG_TEGRA_LP0
  139. /* save Sdram params to PMC 2, 4, and 24 for WB0 */
  140. warmboot_save_sdram_params();
  141. /* prepare the WB code to LP0 location */
  142. warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
  143. #endif
  144. return nvidia_board_init();
  145. }
  146. #ifdef CONFIG_BOARD_EARLY_INIT_F
  147. static void __gpio_early_init(void)
  148. {
  149. }
  150. void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
  151. int board_early_init_f(void)
  152. {
  153. if (!clock_early_init_done())
  154. clock_early_init();
  155. #if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
  156. #define USBCMD_FS2 (1 << 15)
  157. {
  158. struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
  159. writel(USBCMD_FS2, &usbctlr->usb_cmd);
  160. }
  161. #endif
  162. /* Do any special system timer/TSC setup */
  163. #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  164. if (!tegra_cpu_is_non_secure())
  165. #endif
  166. arch_timer_init();
  167. pinmux_init();
  168. board_init_uart_f();
  169. /* Initialize periph GPIOs */
  170. gpio_early_init();
  171. gpio_early_init_uart();
  172. return 0;
  173. }
  174. #endif /* EARLY_INIT */
  175. int board_late_init(void)
  176. {
  177. #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  178. if (tegra_cpu_is_non_secure()) {
  179. printf("CPU is in NS mode\n");
  180. env_set("cpu_ns_mode", "1");
  181. } else {
  182. env_set("cpu_ns_mode", "");
  183. }
  184. #endif
  185. start_cpu_fan();
  186. return 0;
  187. }
  188. /*
  189. * In some SW environments, a memory carve-out exists to house a secure
  190. * monitor, a trusted OS, and/or various statically allocated media buffers.
  191. *
  192. * This carveout exists at the highest possible address that is within a
  193. * 32-bit physical address space.
  194. *
  195. * This function returns the total size of this carve-out. At present, the
  196. * returned value is hard-coded for simplicity. In the future, it may be
  197. * possible to determine the carve-out size:
  198. * - By querying some run-time information source, such as:
  199. * - A structure passed to U-Boot by earlier boot software.
  200. * - SoC registers.
  201. * - A call into the secure monitor.
  202. * - In the per-board U-Boot configuration header, based on knowledge of the
  203. * SW environment that U-Boot is being built for.
  204. *
  205. * For now, we support two configurations in U-Boot:
  206. * - 32-bit ports without any form of carve-out.
  207. * - 64 bit ports which are assumed to use a carve-out of a conservatively
  208. * hard-coded size.
  209. */
  210. static ulong carveout_size(void)
  211. {
  212. #ifdef CONFIG_ARM64
  213. return SZ_512M;
  214. #else
  215. return 0;
  216. #endif
  217. }
  218. /*
  219. * Determine the amount of usable RAM below 4GiB, taking into account any
  220. * carve-out that may be assigned.
  221. */
  222. static ulong usable_ram_size_below_4g(void)
  223. {
  224. ulong total_size_below_4g;
  225. ulong usable_size_below_4g;
  226. /*
  227. * The total size of RAM below 4GiB is the lesser address of:
  228. * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
  229. * (b) The size RAM physically present in the system.
  230. */
  231. if (gd->ram_size < SZ_2G)
  232. total_size_below_4g = gd->ram_size;
  233. else
  234. total_size_below_4g = SZ_2G;
  235. /* Calculate usable RAM by subtracting out any carve-out size */
  236. usable_size_below_4g = total_size_below_4g - carveout_size();
  237. return usable_size_below_4g;
  238. }
  239. /*
  240. * Represent all available RAM in either one or two banks.
  241. *
  242. * The first bank describes any usable RAM below 4GiB.
  243. * The second bank describes any RAM above 4GiB.
  244. *
  245. * This split is driven by the following requirements:
  246. * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
  247. * property for memory below and above the 4GiB boundary. The layout of that
  248. * DT property is directly driven by the entries in the U-Boot bank array.
  249. * - The potential existence of a carve-out at the end of RAM below 4GiB can
  250. * only be represented using multiple banks.
  251. *
  252. * Explicitly removing the carve-out RAM from the bank entries makes the RAM
  253. * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
  254. * command-line.
  255. *
  256. * This does mean that the DT U-Boot passes to the Linux kernel will not
  257. * include this RAM in /memory/reg at all. An alternative would be to include
  258. * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
  259. * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
  260. * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
  261. * mapping, so either way is acceptable.
  262. *
  263. * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
  264. * start address of that bank cannot be represented in the 32-bit .size
  265. * field.
  266. */
  267. int dram_init_banksize(void)
  268. {
  269. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  270. gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
  271. #ifdef CONFIG_PCI
  272. gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
  273. #endif
  274. #ifdef CONFIG_PHYS_64BIT
  275. if (gd->ram_size > SZ_2G) {
  276. gd->bd->bi_dram[1].start = 0x100000000;
  277. gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
  278. } else
  279. #endif
  280. {
  281. gd->bd->bi_dram[1].start = 0;
  282. gd->bd->bi_dram[1].size = 0;
  283. }
  284. return 0;
  285. }
  286. /*
  287. * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
  288. * 32-bits of the physical address space. Cap the maximum usable RAM area
  289. * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
  290. * boundary that most devices can address. Also, don't let U-Boot use any
  291. * carve-out, as mentioned above.
  292. *
  293. * This function is called before dram_init_banksize(), so we can't simply
  294. * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
  295. */
  296. ulong board_get_usable_ram_top(ulong total_size)
  297. {
  298. return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
  299. }