dram_sun8i_a33.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Sun8i a33 platform dram controller init.
  4. *
  5. * (C) Copyright 2007-2015 Allwinner Technology Co.
  6. * Jerry Wang <wangflord@allwinnertech.com>
  7. * (C) Copyright 2015 Vishnu Patekar <vishnupatekar0510@gmail.com>
  8. * (C) Copyright 2015 Hans de Goede <hdegoede@redhat.com>
  9. */
  10. #include <common.h>
  11. #include <errno.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/dram.h>
  15. #include <asm/arch/prcm.h>
  16. /* PLL runs at 2x dram-clk, controller runs at PLL / 4 (dram-clk / 2) */
  17. #define DRAM_CLK_MUL 2
  18. #define DRAM_CLK_DIV 4
  19. #define DRAM_SIGMA_DELTA_ENABLE 1
  20. struct dram_para {
  21. u8 cs1;
  22. u8 seq;
  23. u8 bank;
  24. u8 rank;
  25. u8 rows;
  26. u8 bus_width;
  27. u16 page_size;
  28. };
  29. static void mctl_set_cr(struct dram_para *para)
  30. {
  31. struct sunxi_mctl_com_reg * const mctl_com =
  32. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  33. writel(MCTL_CR_CS1_CONTROL(para->cs1) | MCTL_CR_UNKNOWN |
  34. MCTL_CR_CHANNEL(1) | MCTL_CR_DDR3 |
  35. (para->seq ? MCTL_CR_SEQUENCE : 0) |
  36. ((para->bus_width == 16) ? MCTL_CR_BUSW16 : MCTL_CR_BUSW8) |
  37. MCTL_CR_PAGE_SIZE(para->page_size) | MCTL_CR_ROW(para->rows) |
  38. MCTL_CR_BANK(para->bank) | MCTL_CR_RANK(para->rank),
  39. &mctl_com->cr);
  40. }
  41. static void auto_detect_dram_size(struct dram_para *para)
  42. {
  43. u8 orig_rank = para->rank;
  44. int rows, columns;
  45. /* Row detect */
  46. para->page_size = 512;
  47. para->seq = 1;
  48. para->rows = 16;
  49. para->rank = 1;
  50. mctl_set_cr(para);
  51. for (rows = 11 ; rows < 16 ; rows++) {
  52. if (mctl_mem_matches(1 << (rows + 9))) /* row-column */
  53. break;
  54. }
  55. /* Column (page size) detect */
  56. para->rows = 11;
  57. para->page_size = 8192;
  58. mctl_set_cr(para);
  59. for (columns = 9 ; columns < 13 ; columns++) {
  60. if (mctl_mem_matches(1 << columns))
  61. break;
  62. }
  63. para->seq = 0;
  64. para->rank = orig_rank;
  65. para->rows = rows;
  66. para->page_size = 1 << columns;
  67. mctl_set_cr(para);
  68. }
  69. static inline int ns_to_t(int nanoseconds)
  70. {
  71. const unsigned int ctrl_freq =
  72. CONFIG_DRAM_CLK * DRAM_CLK_MUL / DRAM_CLK_DIV;
  73. return (ctrl_freq * nanoseconds + 999) / 1000;
  74. }
  75. static void auto_set_timing_para(struct dram_para *para)
  76. {
  77. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  78. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  79. u32 reg_val;
  80. u8 tccd = 2;
  81. u8 tfaw = ns_to_t(50);
  82. u8 trrd = max(ns_to_t(10), 4);
  83. u8 trcd = ns_to_t(15);
  84. u8 trc = ns_to_t(53);
  85. u8 txp = max(ns_to_t(8), 3);
  86. u8 twtr = max(ns_to_t(8), 4);
  87. u8 trtp = max(ns_to_t(8), 4);
  88. u8 twr = max(ns_to_t(15), 3);
  89. u8 trp = ns_to_t(15);
  90. u8 tras = ns_to_t(38);
  91. u16 trefi = ns_to_t(7800) / 32;
  92. u16 trfc = ns_to_t(350);
  93. /* Fixed timing parameters */
  94. u8 tmrw = 0;
  95. u8 tmrd = 4;
  96. u8 tmod = 12;
  97. u8 tcke = 3;
  98. u8 tcksrx = 5;
  99. u8 tcksre = 5;
  100. u8 tckesr = 4;
  101. u8 trasmax = 24;
  102. u8 tcl = 6; /* CL 12 */
  103. u8 tcwl = 4; /* CWL 8 */
  104. u8 t_rdata_en = 4;
  105. u8 wr_latency = 2;
  106. u32 tdinit0 = (500 * CONFIG_DRAM_CLK) + 1; /* 500us */
  107. u32 tdinit1 = (360 * CONFIG_DRAM_CLK) / 1000 + 1; /* 360ns */
  108. u32 tdinit2 = (200 * CONFIG_DRAM_CLK) + 1; /* 200us */
  109. u32 tdinit3 = (1 * CONFIG_DRAM_CLK) + 1; /* 1us */
  110. u8 twtp = tcwl + 2 + twr; /* WL + BL / 2 + tWR */
  111. u8 twr2rd = tcwl + 2 + twtr; /* WL + BL / 2 + tWTR */
  112. u8 trd2wr = tcl + 2 + 1 - tcwl; /* RL + BL / 2 + 2 - WL */
  113. /* Set work mode register */
  114. mctl_set_cr(para);
  115. /* Set mode register */
  116. writel(MCTL_MR0, &mctl_ctl->mr0);
  117. writel(MCTL_MR1, &mctl_ctl->mr1);
  118. writel(MCTL_MR2, &mctl_ctl->mr2);
  119. writel(MCTL_MR3, &mctl_ctl->mr3);
  120. /* Set dram timing */
  121. reg_val = (twtp << 24) | (tfaw << 16) | (trasmax << 8) | (tras << 0);
  122. writel(reg_val, &mctl_ctl->dramtmg0);
  123. reg_val = (txp << 16) | (trtp << 8) | (trc << 0);
  124. writel(reg_val, &mctl_ctl->dramtmg1);
  125. reg_val = (tcwl << 24) | (tcl << 16) | (trd2wr << 8) | (twr2rd << 0);
  126. writel(reg_val, &mctl_ctl->dramtmg2);
  127. reg_val = (tmrw << 16) | (tmrd << 12) | (tmod << 0);
  128. writel(reg_val, &mctl_ctl->dramtmg3);
  129. reg_val = (trcd << 24) | (tccd << 16) | (trrd << 8) | (trp << 0);
  130. writel(reg_val, &mctl_ctl->dramtmg4);
  131. reg_val = (tcksrx << 24) | (tcksre << 16) | (tckesr << 8) | (tcke << 0);
  132. writel(reg_val, &mctl_ctl->dramtmg5);
  133. /* Set two rank timing and exit self-refresh timing */
  134. reg_val = readl(&mctl_ctl->dramtmg8);
  135. reg_val &= ~(0xff << 8);
  136. reg_val &= ~(0xff << 0);
  137. reg_val |= (0x33 << 8);
  138. reg_val |= (0x8 << 0);
  139. writel(reg_val, &mctl_ctl->dramtmg8);
  140. /* Set phy interface time */
  141. reg_val = (0x2 << 24) | (t_rdata_en << 16) | (0x1 << 8)
  142. | (wr_latency << 0);
  143. /* PHY interface write latency and read latency configure */
  144. writel(reg_val, &mctl_ctl->pitmg0);
  145. /* Set phy time PTR0-2 use default */
  146. writel(((tdinit0 << 0) | (tdinit1 << 20)), &mctl_ctl->ptr3);
  147. writel(((tdinit2 << 0) | (tdinit3 << 20)), &mctl_ctl->ptr4);
  148. /* Set refresh timing */
  149. reg_val = (trefi << 16) | (trfc << 0);
  150. writel(reg_val, &mctl_ctl->rfshtmg);
  151. }
  152. static void mctl_set_pir(u32 val)
  153. {
  154. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  155. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  156. writel(val, &mctl_ctl->pir);
  157. mctl_await_completion(&mctl_ctl->pgsr0, 0x1, 0x1);
  158. }
  159. static void mctl_data_train_cfg(struct dram_para *para)
  160. {
  161. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  162. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  163. if (para->rank == 2)
  164. clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x3 << 24);
  165. else
  166. clrsetbits_le32(&mctl_ctl->dtcr, 0x3 << 24, 0x1 << 24);
  167. }
  168. static int mctl_train_dram(struct dram_para *para)
  169. {
  170. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  171. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  172. mctl_data_train_cfg(para);
  173. mctl_set_pir(0x5f3);
  174. return ((readl(&mctl_ctl->pgsr0) >> 20) & 0xff) ? -EIO : 0;
  175. }
  176. static int mctl_channel_init(struct dram_para *para)
  177. {
  178. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  179. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  180. struct sunxi_mctl_com_reg * const mctl_com =
  181. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  182. u32 low_data_lines_status; /* Training status of datalines 0 - 7 */
  183. u32 high_data_lines_status; /* Training status of datalines 8 - 15 */
  184. auto_set_timing_para(para);
  185. /* Disable dram VTC */
  186. clrbits_le32(&mctl_ctl->pgcr0, 0x3f << 0);
  187. /* Set ODT */
  188. if ((CONFIG_DRAM_CLK > 400) && IS_ENABLED(CONFIG_DRAM_ODT_EN)) {
  189. setbits_le32(DXnGCR0(0), 0x3 << 9);
  190. setbits_le32(DXnGCR0(1), 0x3 << 9);
  191. } else {
  192. clrbits_le32(DXnGCR0(0), 0x3 << 9);
  193. clrbits_le32(DXnGCR0(1), 0x3 << 9);
  194. }
  195. /* set PLL configuration */
  196. if (CONFIG_DRAM_CLK >= 480)
  197. setbits_le32(&mctl_ctl->pllgcr, 0x1 << 18);
  198. else
  199. setbits_le32(&mctl_ctl->pllgcr, 0x3 << 18);
  200. /* Auto detect dram config, set 2 rank and 16bit bus-width */
  201. para->cs1 = 0;
  202. para->rank = 2;
  203. para->bus_width = 16;
  204. mctl_set_cr(para);
  205. /* Open DQS gating */
  206. clrbits_le32(&mctl_ctl->pgcr2, (0x3 << 6));
  207. clrbits_le32(&mctl_ctl->dqsgmr, (0x1 << 8) | (0x7));
  208. mctl_data_train_cfg(para);
  209. /* ZQ calibration */
  210. writel(CONFIG_DRAM_ZQ & 0xff, &mctl_ctl->zqcr1);
  211. /* CA calibration */
  212. mctl_set_pir(0x00000003);
  213. /* More ZQ calibration */
  214. writel(readl(&mctl_ctl->zqsr0) | 0x10000000, &mctl_ctl->zqcr2);
  215. writel((CONFIG_DRAM_ZQ >> 8) & 0xff, &mctl_ctl->zqcr1);
  216. /* DQS gate training */
  217. if (mctl_train_dram(para) != 0) {
  218. low_data_lines_status = (readl(DXnGSR0(0)) >> 24) & 0x03;
  219. high_data_lines_status = (readl(DXnGSR0(1)) >> 24) & 0x03;
  220. if (low_data_lines_status == 0x3)
  221. return -EIO;
  222. /* DRAM has only one rank */
  223. para->rank = 1;
  224. mctl_set_cr(para);
  225. if (low_data_lines_status == high_data_lines_status)
  226. goto done; /* 16 bit bus, 1 rank */
  227. if (!(low_data_lines_status & high_data_lines_status)) {
  228. /* Retry 16 bit bus-width with CS1 set */
  229. para->cs1 = 1;
  230. mctl_set_cr(para);
  231. if (mctl_train_dram(para) == 0)
  232. goto done;
  233. }
  234. /* Try 8 bit bus-width */
  235. writel(0x0, DXnGCR0(1)); /* Disable high DQ */
  236. para->cs1 = 0;
  237. para->bus_width = 8;
  238. mctl_set_cr(para);
  239. if (mctl_train_dram(para) != 0)
  240. return -EIO;
  241. }
  242. done:
  243. /* Check the dramc status */
  244. mctl_await_completion(&mctl_ctl->statr, 0x1, 0x1);
  245. /* Close DQS gating */
  246. setbits_le32(&mctl_ctl->pgcr2, 0x3 << 6);
  247. /* Enable master access */
  248. writel(0xffffffff, &mctl_com->maer);
  249. return 0;
  250. }
  251. static void mctl_sys_init(struct dram_para *para)
  252. {
  253. struct sunxi_ccm_reg * const ccm =
  254. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  255. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  256. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  257. struct sunxi_mctl_com_reg * const mctl_com =
  258. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  259. clrsetbits_le32(&ccm->dram_pll_cfg, CCM_DRAMPLL_CFG_SRC_MASK,
  260. CCM_DRAMPLL_CFG_SRC_PLL11);
  261. clock_set_pll11(CONFIG_DRAM_CLK * 1000000 * DRAM_CLK_MUL,
  262. DRAM_SIGMA_DELTA_ENABLE);
  263. clrsetbits_le32(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_DIV_MASK,
  264. CCM_DRAMCLK_CFG_DIV(DRAM_CLK_DIV) |
  265. CCM_DRAMCLK_CFG_RST | CCM_DRAMCLK_CFG_UPD);
  266. mctl_await_completion(&ccm->dram_clk_cfg, CCM_DRAMCLK_CFG_UPD, 0);
  267. setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MCTL);
  268. setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MCTL);
  269. setbits_le32(&ccm->mbus_reset, CCM_MBUS_RESET_RESET);
  270. setbits_le32(&ccm->mbus0_clk_cfg, MBUS_CLK_GATE);
  271. /* Set dram master access priority */
  272. writel(0x0, &mctl_com->mapr);
  273. writel(0x0f802f01, &mctl_ctl->sched);
  274. writel(0x0000400f, &mctl_ctl->clken); /* normal */
  275. udelay(250);
  276. }
  277. unsigned long sunxi_dram_init(void)
  278. {
  279. struct sunxi_mctl_com_reg * const mctl_com =
  280. (struct sunxi_mctl_com_reg *)SUNXI_DRAM_COM_BASE;
  281. struct sunxi_mctl_ctl_reg * const mctl_ctl =
  282. (struct sunxi_mctl_ctl_reg *)SUNXI_DRAM_CTL0_BASE;
  283. struct dram_para para = {
  284. .cs1 = 0,
  285. .bank = 1,
  286. .rank = 1,
  287. .rows = 15,
  288. .bus_width = 16,
  289. .page_size = 2048,
  290. };
  291. mctl_sys_init(&para);
  292. if (mctl_channel_init(&para) != 0)
  293. return 0;
  294. auto_detect_dram_size(&para);
  295. /* Enable master software clk */
  296. writel(readl(&mctl_com->swonr) | 0x3ffff, &mctl_com->swonr);
  297. /* Set DRAM ODT MAP */
  298. if (para.rank == 2)
  299. writel(0x00000303, &mctl_ctl->odtmap);
  300. else
  301. writel(0x00000201, &mctl_ctl->odtmap);
  302. return para.page_size * (para.bus_width / 8) *
  303. (1 << (para.bank + para.rank + para.rows));
  304. }