clock_sun4i.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * sun4i, sun5i and sun7i specific clock code
  4. *
  5. * (C) Copyright 2007-2012
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/gpio.h>
  15. #include <asm/arch/sys_proto.h>
  16. #ifdef CONFIG_SPL_BUILD
  17. void clock_init_safe(void)
  18. {
  19. struct sunxi_ccm_reg * const ccm =
  20. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  21. /* Set safe defaults until PMU is configured */
  22. writel(AXI_DIV_1 << AXI_DIV_SHIFT |
  23. AHB_DIV_2 << AHB_DIV_SHIFT |
  24. APB0_DIV_1 << APB0_DIV_SHIFT |
  25. CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
  26. &ccm->cpu_ahb_apb0_cfg);
  27. writel(PLL1_CFG_DEFAULT, &ccm->pll1_cfg);
  28. sdelay(200);
  29. writel(AXI_DIV_1 << AXI_DIV_SHIFT |
  30. AHB_DIV_2 << AHB_DIV_SHIFT |
  31. APB0_DIV_1 << APB0_DIV_SHIFT |
  32. CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
  33. &ccm->cpu_ahb_apb0_cfg);
  34. #ifdef CONFIG_MACH_SUN7I
  35. setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_DMA);
  36. #endif
  37. writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
  38. #ifdef CONFIG_SUNXI_AHCI
  39. setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
  40. setbits_le32(&ccm->pll6_cfg, 0x1 << CCM_PLL6_CTRL_SATA_EN_SHIFT);
  41. #endif
  42. }
  43. #endif
  44. void clock_init_uart(void)
  45. {
  46. struct sunxi_ccm_reg *const ccm =
  47. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  48. /* uart clock source is apb1 */
  49. writel(APB1_CLK_SRC_OSC24M|
  50. APB1_CLK_RATE_N_1|
  51. APB1_CLK_RATE_M(1),
  52. &ccm->apb1_clk_div_cfg);
  53. /* open the clock for uart */
  54. setbits_le32(&ccm->apb1_gate,
  55. CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT+CONFIG_CONS_INDEX - 1));
  56. }
  57. int clock_twi_onoff(int port, int state)
  58. {
  59. struct sunxi_ccm_reg *const ccm =
  60. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  61. /* set the apb clock gate for twi */
  62. if (state)
  63. setbits_le32(&ccm->apb1_gate,
  64. CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
  65. else
  66. clrbits_le32(&ccm->apb1_gate,
  67. CLK_GATE_OPEN << (APB1_GATE_TWI_SHIFT + port));
  68. return 0;
  69. }
  70. #ifdef CONFIG_SPL_BUILD
  71. #define PLL1_CFG(N, K, M, P) ( 1 << CCM_PLL1_CFG_ENABLE_SHIFT | \
  72. 0 << CCM_PLL1_CFG_VCO_RST_SHIFT | \
  73. 8 << CCM_PLL1_CFG_VCO_BIAS_SHIFT | \
  74. 0 << CCM_PLL1_CFG_PLL4_EXCH_SHIFT | \
  75. 16 << CCM_PLL1_CFG_BIAS_CUR_SHIFT | \
  76. (P)<< CCM_PLL1_CFG_DIVP_SHIFT | \
  77. 2 << CCM_PLL1_CFG_LCK_TMR_SHIFT | \
  78. (N)<< CCM_PLL1_CFG_FACTOR_N_SHIFT | \
  79. (K)<< CCM_PLL1_CFG_FACTOR_K_SHIFT | \
  80. 0 << CCM_PLL1_CFG_SIG_DELT_PAT_IN_SHIFT | \
  81. 0 << CCM_PLL1_CFG_SIG_DELT_PAT_EN_SHIFT | \
  82. (M)<< CCM_PLL1_CFG_FACTOR_M_SHIFT)
  83. static struct {
  84. u32 pll1_cfg;
  85. unsigned int freq;
  86. } pll1_para[] = {
  87. /* This array must be ordered by frequency. */
  88. { PLL1_CFG(31, 1, 0, 0), 1488000000},
  89. { PLL1_CFG(30, 1, 0, 0), 1440000000},
  90. { PLL1_CFG(29, 1, 0, 0), 1392000000},
  91. { PLL1_CFG(28, 1, 0, 0), 1344000000},
  92. { PLL1_CFG(27, 1, 0, 0), 1296000000},
  93. { PLL1_CFG(26, 1, 0, 0), 1248000000},
  94. { PLL1_CFG(25, 1, 0, 0), 1200000000},
  95. { PLL1_CFG(24, 1, 0, 0), 1152000000},
  96. { PLL1_CFG(23, 1, 0, 0), 1104000000},
  97. { PLL1_CFG(22, 1, 0, 0), 1056000000},
  98. { PLL1_CFG(21, 1, 0, 0), 1008000000},
  99. { PLL1_CFG(20, 1, 0, 0), 960000000 },
  100. { PLL1_CFG(19, 1, 0, 0), 912000000 },
  101. { PLL1_CFG(16, 1, 0, 0), 768000000 },
  102. /* Final catchall entry 384MHz*/
  103. { PLL1_CFG(16, 0, 0, 0), 0 },
  104. };
  105. void clock_set_pll1(unsigned int hz)
  106. {
  107. int i = 0;
  108. int axi, ahb, apb0;
  109. struct sunxi_ccm_reg * const ccm =
  110. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  111. /* Find target frequency */
  112. while (pll1_para[i].freq > hz)
  113. i++;
  114. hz = pll1_para[i].freq;
  115. if (! hz)
  116. hz = 384000000;
  117. /* Calculate system clock divisors */
  118. axi = DIV_ROUND_UP(hz, 432000000); /* Max 450MHz */
  119. ahb = DIV_ROUND_UP(hz/axi, 204000000); /* Max 250MHz */
  120. apb0 = 2; /* Max 150MHz */
  121. printf("CPU: %uHz, AXI/AHB/APB: %d/%d/%d\n", hz, axi, ahb, apb0);
  122. /* Map divisors to register values */
  123. axi = axi - 1;
  124. if (ahb > 4)
  125. ahb = 3;
  126. else if (ahb > 2)
  127. ahb = 2;
  128. else if (ahb > 1)
  129. ahb = 1;
  130. else
  131. ahb = 0;
  132. apb0 = apb0 - 1;
  133. /* Switch to 24MHz clock while changing PLL1 */
  134. writel(AXI_DIV_1 << AXI_DIV_SHIFT |
  135. AHB_DIV_2 << AHB_DIV_SHIFT |
  136. APB0_DIV_1 << APB0_DIV_SHIFT |
  137. CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
  138. &ccm->cpu_ahb_apb0_cfg);
  139. sdelay(20);
  140. /* Configure sys clock divisors */
  141. writel(axi << AXI_DIV_SHIFT |
  142. ahb << AHB_DIV_SHIFT |
  143. apb0 << APB0_DIV_SHIFT |
  144. CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
  145. &ccm->cpu_ahb_apb0_cfg);
  146. /* Configure PLL1 at the desired frequency */
  147. writel(pll1_para[i].pll1_cfg, &ccm->pll1_cfg);
  148. sdelay(200);
  149. /* Switch CPU to PLL1 */
  150. writel(axi << AXI_DIV_SHIFT |
  151. ahb << AHB_DIV_SHIFT |
  152. apb0 << APB0_DIV_SHIFT |
  153. CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
  154. &ccm->cpu_ahb_apb0_cfg);
  155. sdelay(20);
  156. }
  157. #endif
  158. void clock_set_pll3(unsigned int clk)
  159. {
  160. struct sunxi_ccm_reg * const ccm =
  161. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  162. if (clk == 0) {
  163. clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
  164. return;
  165. }
  166. /* PLL3 rate = 3000000 * m */
  167. writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
  168. CCM_PLL3_CTRL_M(clk / 3000000), &ccm->pll3_cfg);
  169. }
  170. unsigned int clock_get_pll3(void)
  171. {
  172. struct sunxi_ccm_reg *const ccm =
  173. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  174. uint32_t rval = readl(&ccm->pll3_cfg);
  175. int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT);
  176. return 3000000 * m;
  177. }
  178. unsigned int clock_get_pll5p(void)
  179. {
  180. struct sunxi_ccm_reg *const ccm =
  181. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  182. uint32_t rval = readl(&ccm->pll5_cfg);
  183. int n = ((rval & CCM_PLL5_CTRL_N_MASK) >> CCM_PLL5_CTRL_N_SHIFT);
  184. int k = ((rval & CCM_PLL5_CTRL_K_MASK) >> CCM_PLL5_CTRL_K_SHIFT) + 1;
  185. int p = ((rval & CCM_PLL5_CTRL_P_MASK) >> CCM_PLL5_CTRL_P_SHIFT);
  186. return (24000000 * n * k) >> p;
  187. }
  188. unsigned int clock_get_pll6(void)
  189. {
  190. struct sunxi_ccm_reg *const ccm =
  191. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  192. uint32_t rval = readl(&ccm->pll6_cfg);
  193. int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
  194. int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
  195. return 24000000 * n * k / 2;
  196. }
  197. void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
  198. {
  199. int pll = clock_get_pll5p();
  200. int div = 1;
  201. while ((pll / div) > hz)
  202. div++;
  203. writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_RST | CCM_DE_CTRL_PLL5P |
  204. CCM_DE_CTRL_M(div), clk_cfg);
  205. }