ddr3_spd.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Keystone2: DDR3 SPD configuration
  4. *
  5. * (C) Copyright 2015-2016 Texas Instruments Incorporated, <www.ti.com>
  6. */
  7. #include <common.h>
  8. #include <i2c.h>
  9. #include <ddr_spd.h>
  10. #include <asm/arch/ddr3.h>
  11. #include <asm/arch/hardware.h>
  12. #define DUMP_DDR_CONFIG 0 /* set to 1 to debug */
  13. #define debug_ddr_cfg(fmt, args...) \
  14. debug_cond(DUMP_DDR_CONFIG, fmt, ##args)
  15. static void dump_phy_config(struct ddr3_phy_config *ptr)
  16. {
  17. debug_ddr_cfg("\npllcr 0x%08X\n", ptr->pllcr);
  18. debug_ddr_cfg("pgcr1_mask 0x%08X\n", ptr->pgcr1_mask);
  19. debug_ddr_cfg("pgcr1_val 0x%08X\n", ptr->pgcr1_val);
  20. debug_ddr_cfg("ptr0 0x%08X\n", ptr->ptr0);
  21. debug_ddr_cfg("ptr1 0x%08X\n", ptr->ptr1);
  22. debug_ddr_cfg("ptr2 0x%08X\n", ptr->ptr2);
  23. debug_ddr_cfg("ptr3 0x%08X\n", ptr->ptr3);
  24. debug_ddr_cfg("ptr4 0x%08X\n", ptr->ptr4);
  25. debug_ddr_cfg("dcr_mask 0x%08X\n", ptr->dcr_mask);
  26. debug_ddr_cfg("dcr_val 0x%08X\n", ptr->dcr_val);
  27. debug_ddr_cfg("dtpr0 0x%08X\n", ptr->dtpr0);
  28. debug_ddr_cfg("dtpr1 0x%08X\n", ptr->dtpr1);
  29. debug_ddr_cfg("dtpr2 0x%08X\n", ptr->dtpr2);
  30. debug_ddr_cfg("mr0 0x%08X\n", ptr->mr0);
  31. debug_ddr_cfg("mr1 0x%08X\n", ptr->mr1);
  32. debug_ddr_cfg("mr2 0x%08X\n", ptr->mr2);
  33. debug_ddr_cfg("dtcr 0x%08X\n", ptr->dtcr);
  34. debug_ddr_cfg("pgcr2 0x%08X\n", ptr->pgcr2);
  35. debug_ddr_cfg("zq0cr1 0x%08X\n", ptr->zq0cr1);
  36. debug_ddr_cfg("zq1cr1 0x%08X\n", ptr->zq1cr1);
  37. debug_ddr_cfg("zq2cr1 0x%08X\n", ptr->zq2cr1);
  38. debug_ddr_cfg("pir_v1 0x%08X\n", ptr->pir_v1);
  39. debug_ddr_cfg("pir_v2 0x%08X\n\n", ptr->pir_v2);
  40. };
  41. static void dump_emif_config(struct ddr3_emif_config *ptr)
  42. {
  43. debug_ddr_cfg("\nsdcfg 0x%08X\n", ptr->sdcfg);
  44. debug_ddr_cfg("sdtim1 0x%08X\n", ptr->sdtim1);
  45. debug_ddr_cfg("sdtim2 0x%08X\n", ptr->sdtim2);
  46. debug_ddr_cfg("sdtim3 0x%08X\n", ptr->sdtim3);
  47. debug_ddr_cfg("sdtim4 0x%08X\n", ptr->sdtim4);
  48. debug_ddr_cfg("zqcfg 0x%08X\n", ptr->zqcfg);
  49. debug_ddr_cfg("sdrfc 0x%08X\n\n", ptr->sdrfc);
  50. };
  51. #define TEMP NORMAL_TEMP
  52. #define VBUS_CLKPERIOD 1.875 /* Corresponds to vbus=533MHz, */
  53. #define PLLGS_VAL (4000.0 / VBUS_CLKPERIOD) /* 4 us */
  54. #define PLLPD_VAL (1000.0 / VBUS_CLKPERIOD) /* 1 us */
  55. #define PLLLOCK_VAL (100000.0 / VBUS_CLKPERIOD) /* 100 us */
  56. #define PLLRST_VAL (9000.0 / VBUS_CLKPERIOD) /* 9 us */
  57. #define PHYRST_VAL 0x10
  58. #define DDR_TERM RZQ_4_TERM
  59. #define SDRAM_DRIVE RZQ_7_IMP
  60. #define DYN_ODT ODT_DISABLE
  61. enum srt {
  62. NORMAL_TEMP,
  63. EXTENDED_TEMP
  64. };
  65. enum out_impedance {
  66. RZQ_6_IMP = 0,
  67. RZQ_7_IMP
  68. };
  69. enum die_term {
  70. ODT_DISABLE = 0,
  71. RZQ_4_TERM,
  72. RZQ_2_TERM,
  73. RZQ_6_TERM,
  74. RZQ_12_TERM,
  75. RZQ_8_TERM
  76. };
  77. struct ddr3_sodimm {
  78. u32 t_ck;
  79. u32 freqsel;
  80. u32 t_xp;
  81. u32 t_cke;
  82. u32 t_pllpd;
  83. u32 t_pllgs;
  84. u32 t_phyrst;
  85. u32 t_plllock;
  86. u32 t_pllrst;
  87. u32 t_rfc;
  88. u32 t_xs;
  89. u32 t_dinit0;
  90. u32 t_dinit1;
  91. u32 t_dinit2;
  92. u32 t_dinit3;
  93. u32 t_rtp;
  94. u32 t_wtr;
  95. u32 t_rp;
  96. u32 t_rcd;
  97. u32 t_ras;
  98. u32 t_rrd;
  99. u32 t_rc;
  100. u32 t_faw;
  101. u32 t_mrd;
  102. u32 t_mod;
  103. u32 t_wlo;
  104. u32 t_wlmrd;
  105. u32 t_xsdll;
  106. u32 t_xpdll;
  107. u32 t_ckesr;
  108. u32 t_dllk;
  109. u32 t_wr;
  110. u32 t_wr_bin;
  111. u32 cas;
  112. u32 cwl;
  113. u32 asr;
  114. u32 pasr;
  115. u32 t_refprd;
  116. u8 sdram_type;
  117. u8 ibank;
  118. u8 pagesize;
  119. u8 t_rrd2;
  120. u8 t_ras_max;
  121. u8 t_zqcs;
  122. u32 refresh_rate;
  123. u8 t_csta;
  124. u8 rank;
  125. u8 mirrored;
  126. u8 buswidth;
  127. };
  128. static u8 cas_latancy(u16 temp)
  129. {
  130. int loop;
  131. u8 cas_bin = 0;
  132. for (loop = 0; loop < 32; loop += 2, temp >>= 1) {
  133. if (temp & 0x0001)
  134. cas_bin = (loop > 15) ? loop - 15 : loop;
  135. }
  136. return cas_bin;
  137. }
  138. static int ddr3_get_size_in_mb(ddr3_spd_eeprom_t *buf)
  139. {
  140. return (((buf->organization & 0x38) >> 3) + 1) *
  141. (256 << (buf->density_banks & 0xf));
  142. }
  143. static int ddrtimingcalculation(ddr3_spd_eeprom_t *buf, struct ddr3_sodimm *spd,
  144. struct ddr3_spd_cb *spd_cb)
  145. {
  146. u32 mtb, clk_freq;
  147. if ((buf->mem_type != 0x0b) ||
  148. ((buf->density_banks & 0x70) != 0x00))
  149. return 1;
  150. spd->sdram_type = 0x03;
  151. spd->ibank = 0x03;
  152. mtb = buf->mtb_dividend * 1000 / buf->mtb_divisor;
  153. spd->t_ck = buf->tck_min * mtb;
  154. spd_cb->ddrspdclock = 2000000 / spd->t_ck;
  155. clk_freq = spd_cb->ddrspdclock / 2;
  156. spd->rank = ((buf->organization & 0x38) >> 3) + 1;
  157. if (spd->rank > 2)
  158. return 1;
  159. spd->pagesize = (buf->addressing & 0x07) + 1;
  160. if (spd->pagesize > 3)
  161. return 1;
  162. spd->buswidth = 8 << (buf->bus_width & 0x7);
  163. if ((spd->buswidth < 16) || (spd->buswidth > 64))
  164. return 1;
  165. spd->mirrored = buf->mod_section.unbuffered.addr_mapping & 1;
  166. printf("DDR3A Speed will be configured for %d Operation.\n",
  167. spd_cb->ddrspdclock);
  168. if (spd_cb->ddrspdclock == 1333) {
  169. spd->t_xp = ((3 * spd->t_ck) > 6000) ?
  170. 3 : ((5999 / spd->t_ck) + 1);
  171. spd->t_cke = ((3 * spd->t_ck) > 5625) ?
  172. 3 : ((5624 / spd->t_ck) + 1);
  173. } else if (spd_cb->ddrspdclock == 1600) {
  174. spd->t_xp = ((3 * spd->t_ck) > 6000) ?
  175. 3 : ((5999 / spd->t_ck) + 1);
  176. spd->t_cke = ((3 * spd->t_ck) > 5000) ?
  177. 3 : ((4999 / spd->t_ck) + 1);
  178. } else {
  179. printf("Unsupported DDR3 speed %d\n", spd_cb->ddrspdclock);
  180. return 1;
  181. }
  182. spd->t_xpdll = (spd->t_ck > 2400) ? 10 : 24000 / spd->t_ck;
  183. spd->t_ckesr = spd->t_cke + 1;
  184. /* SPD Calculated Values */
  185. spd->cas = cas_latancy((buf->caslat_msb << 8) |
  186. buf->caslat_lsb);
  187. spd->t_wr = (buf->twr_min * mtb) / spd->t_ck;
  188. spd->t_wr_bin = (spd->t_wr / 2) & 0x07;
  189. spd->t_rcd = ((buf->trcd_min * mtb) - 1) / spd->t_ck + 1;
  190. spd->t_rrd = ((buf->trrd_min * mtb) - 1) / spd->t_ck + 1;
  191. spd->t_rp = (((buf->trp_min * mtb) - 1) / spd->t_ck) + 1;
  192. spd->t_ras = (((buf->tras_trc_ext & 0x0f) << 8 | buf->tras_min_lsb) *
  193. mtb) / spd->t_ck;
  194. spd->t_rc = (((((buf->tras_trc_ext & 0xf0) << 4) | buf->trc_min_lsb) *
  195. mtb) - 1) / spd->t_ck + 1;
  196. spd->t_rfc = (buf->trfc_min_lsb | (buf->trfc_min_msb << 8)) * mtb /
  197. 1000;
  198. spd->t_wtr = (buf->twtr_min * mtb) / spd->t_ck;
  199. spd->t_rtp = (buf->trtp_min * mtb) / spd->t_ck;
  200. spd->t_xs = (((spd->t_rfc + 10) * 1000) / spd->t_ck);
  201. spd->t_rfc = ((spd->t_rfc * 1000) - 1) / spd->t_ck + 1;
  202. spd->t_faw = (((buf->tfaw_msb << 8) | buf->tfaw_min) * mtb) / spd->t_ck;
  203. spd->t_rrd2 = ((((buf->tfaw_msb << 8) |
  204. buf->tfaw_min) * mtb) / (4 * spd->t_ck)) - 1;
  205. /* Hard-coded values */
  206. spd->t_mrd = 0x00;
  207. spd->t_mod = 0x00;
  208. spd->t_wlo = 0x0C;
  209. spd->t_wlmrd = 0x28;
  210. spd->t_xsdll = 0x200;
  211. spd->t_ras_max = 0x0F;
  212. spd->t_csta = 0x05;
  213. spd->t_dllk = 0x200;
  214. /* CAS Write Latency */
  215. if (spd->t_ck >= 2500)
  216. spd->cwl = 0;
  217. else if (spd->t_ck >= 1875)
  218. spd->cwl = 1;
  219. else if (spd->t_ck >= 1500)
  220. spd->cwl = 2;
  221. else if (spd->t_ck >= 1250)
  222. spd->cwl = 3;
  223. else if (spd->t_ck >= 1071)
  224. spd->cwl = 4;
  225. else
  226. spd->cwl = 5;
  227. /* SD:RAM Thermal and Refresh Options */
  228. spd->asr = (buf->therm_ref_opt & 0x04) >> 2;
  229. spd->pasr = (buf->therm_ref_opt & 0x80) >> 7;
  230. spd->t_zqcs = 64;
  231. spd->t_refprd = (TEMP == NORMAL_TEMP) ? 7812500 : 3906250;
  232. spd->t_refprd = spd->t_refprd / spd->t_ck;
  233. spd->refresh_rate = spd->t_refprd;
  234. spd->t_refprd = spd->t_refprd * 5;
  235. /* Set MISC PHY space registers fields */
  236. if ((clk_freq / 2) >= 166 && (clk_freq / 2 < 275))
  237. spd->freqsel = 0x03;
  238. else if ((clk_freq / 2) > 225 && (clk_freq / 2 < 385))
  239. spd->freqsel = 0x01;
  240. else if ((clk_freq / 2) > 335 && (clk_freq / 2 < 534))
  241. spd->freqsel = 0x00;
  242. spd->t_dinit0 = 500000000 / spd->t_ck; /* CKE low time 500 us */
  243. spd->t_dinit1 = spd->t_xs;
  244. spd->t_dinit2 = 200000000 / spd->t_ck; /* Reset low time 200 us */
  245. /* Time from ZQ initialization command to first command (1 us) */
  246. spd->t_dinit3 = 1000000 / spd->t_ck;
  247. spd->t_pllgs = PLLGS_VAL + 1;
  248. spd->t_pllpd = PLLPD_VAL + 1;
  249. spd->t_plllock = PLLLOCK_VAL + 1;
  250. spd->t_pllrst = PLLRST_VAL;
  251. spd->t_phyrst = PHYRST_VAL;
  252. spd_cb->ddr_size_gbyte = ddr3_get_size_in_mb(buf) / 1024;
  253. return 0;
  254. }
  255. static void init_ddr3param(struct ddr3_spd_cb *spd_cb,
  256. struct ddr3_sodimm *spd)
  257. {
  258. spd_cb->phy_cfg.pllcr = (spd->freqsel & 3) << 18 | 0xE << 13;
  259. spd_cb->phy_cfg.pgcr1_mask = (IODDRM_MASK | ZCKSEL_MASK);
  260. spd_cb->phy_cfg.pgcr1_val = ((1 << 2) | (1 << 7) | (1 << 23));
  261. spd_cb->phy_cfg.ptr0 = ((spd->t_pllpd & 0x7ff) << 21) |
  262. ((spd->t_pllgs & 0x7fff) << 6) | (spd->t_phyrst & 0x3f);
  263. spd_cb->phy_cfg.ptr1 = ((spd->t_plllock & 0xffff) << 16) |
  264. (spd->t_pllrst & 0x1fff);
  265. spd_cb->phy_cfg.ptr2 = 0;
  266. spd_cb->phy_cfg.ptr3 = ((spd->t_dinit1 & 0x1ff) << 20) |
  267. (spd->t_dinit0 & 0xfffff);
  268. spd_cb->phy_cfg.ptr4 = ((spd->t_dinit3 & 0x3ff) << 18) |
  269. (spd->t_dinit2 & 0x3ffff);
  270. spd_cb->phy_cfg.dcr_mask = PDQ_MASK | MPRDQ_MASK | BYTEMASK_MASK;
  271. spd_cb->phy_cfg.dcr_val = 1 << 10;
  272. if (spd->mirrored) {
  273. spd_cb->phy_cfg.dcr_mask |= NOSRA_MASK | UDIMM_MASK;
  274. spd_cb->phy_cfg.dcr_val |= (1 << 27) | (1 << 29);
  275. }
  276. spd_cb->phy_cfg.dtpr0 = (spd->t_rc & 0x3f) << 26 |
  277. (spd->t_rrd & 0xf) << 22 |
  278. (spd->t_ras & 0x3f) << 16 | (spd->t_rcd & 0xf) << 12 |
  279. (spd->t_rp & 0xf) << 8 | (spd->t_wtr & 0xf) << 4 |
  280. (spd->t_rtp & 0xf);
  281. spd_cb->phy_cfg.dtpr1 = (spd->t_wlo & 0xf) << 26 |
  282. (spd->t_wlmrd & 0x3f) << 20 | (spd->t_rfc & 0x1ff) << 11 |
  283. (spd->t_faw & 0x3f) << 5 | (spd->t_mod & 0x7) << 2 |
  284. (spd->t_mrd & 0x3);
  285. spd_cb->phy_cfg.dtpr2 = 0 << 31 | 1 << 30 | 0 << 29 |
  286. (spd->t_dllk & 0x3ff) << 19 | (spd->t_ckesr & 0xf) << 15;
  287. spd_cb->phy_cfg.dtpr2 |= (((spd->t_xp > spd->t_xpdll) ?
  288. spd->t_xp : spd->t_xpdll) &
  289. 0x1f) << 10;
  290. spd_cb->phy_cfg.dtpr2 |= (((spd->t_xs > spd->t_xsdll) ?
  291. spd->t_xs : spd->t_xsdll) &
  292. 0x3ff);
  293. spd_cb->phy_cfg.mr0 = 1 << 12 | (spd->t_wr_bin & 0x7) << 9 | 0 << 8 |
  294. 0 << 7 | ((spd->cas & 0x0E) >> 1) << 4 | 0 << 3 |
  295. (spd->cas & 0x01) << 2;
  296. spd_cb->phy_cfg.mr1 = 0 << 12 | 0 << 11 | 0 << 7 | 0 << 3 |
  297. ((DDR_TERM >> 2) & 1) << 9 | ((DDR_TERM >> 1) & 1) << 6 |
  298. (DDR_TERM & 0x1) << 2 | ((SDRAM_DRIVE >> 1) & 1) << 5 |
  299. (SDRAM_DRIVE & 1) << 1 | 0 << 0;
  300. spd_cb->phy_cfg.mr2 = DYN_ODT << 9 | TEMP << 7 | (spd->asr & 1) << 6 |
  301. (spd->cwl & 7) << 3 | (spd->pasr & 7);
  302. spd_cb->phy_cfg.dtcr = (spd->rank == 2) ? 0x730035C7 : 0x710035C7;
  303. spd_cb->phy_cfg.pgcr2 = (0xF << 20) | ((int)spd->t_refprd & 0x3ffff);
  304. spd_cb->phy_cfg.zq0cr1 = 0x0000005D;
  305. spd_cb->phy_cfg.zq1cr1 = 0x0000005B;
  306. spd_cb->phy_cfg.zq2cr1 = 0x0000005B;
  307. spd_cb->phy_cfg.pir_v1 = 0x00000033;
  308. spd_cb->phy_cfg.pir_v2 = 0x0000FF81;
  309. /* EMIF Registers */
  310. spd_cb->emif_cfg.sdcfg = spd->sdram_type << 29 | (DDR_TERM & 7) << 25 |
  311. (DYN_ODT & 3) << 22 | (spd->cwl & 0x7) << 14 |
  312. (spd->cas & 0xf) << 8 | (spd->ibank & 3) << 5 |
  313. (spd->buswidth & 3) << 12 | (spd->pagesize & 3);
  314. if (spd->rank == 2)
  315. spd_cb->emif_cfg.sdcfg |= 1 << 3;
  316. spd_cb->emif_cfg.sdtim1 = ((spd->t_wr - 1) & 0x1f) << 25 |
  317. ((spd->t_ras - 1) & 0x7f) << 18 |
  318. ((spd->t_rc - 1) & 0xff) << 10 |
  319. (spd->t_rrd2 & 0x3f) << 4 |
  320. ((spd->t_wtr - 1) & 0xf);
  321. spd_cb->emif_cfg.sdtim2 = 0x07 << 10 | ((spd->t_rp - 1) & 0x1f) << 5 |
  322. ((spd->t_rcd - 1) & 0x1f);
  323. spd_cb->emif_cfg.sdtim3 = ((spd->t_xp - 2) & 0xf) << 28 |
  324. ((spd->t_xs - 1) & 0x3ff) << 18 |
  325. ((spd->t_xsdll - 1) & 0x3ff) << 8 |
  326. ((spd->t_rtp - 1) & 0xf) << 4 | ((spd->t_cke) & 0xf);
  327. spd_cb->emif_cfg.sdtim4 = (spd->t_csta & 0xf) << 28 |
  328. ((spd->t_ckesr - 1) & 0xf) << 24 |
  329. ((spd->t_zqcs - 1) & 0xff) << 16 |
  330. ((spd->t_rfc - 1) & 0x3ff) << 4 |
  331. (spd->t_ras_max & 0xf);
  332. spd_cb->emif_cfg.sdrfc = (spd->refresh_rate - 1) & 0xffff;
  333. /* TODO zqcfg value fixed ,May be required correction for K2E evm. */
  334. spd_cb->emif_cfg.zqcfg = (spd->rank == 2) ? 0xF0073200 : 0x70073200;
  335. }
  336. static int ddr3_read_spd(ddr3_spd_eeprom_t *spd_params)
  337. {
  338. int ret;
  339. int old_bus;
  340. i2c_init(CONFIG_SYS_DAVINCI_I2C_SPEED, CONFIG_SYS_DAVINCI_I2C_SLAVE);
  341. old_bus = i2c_get_bus_num();
  342. i2c_set_bus_num(1);
  343. ret = i2c_read(0x53, 0, 1, (unsigned char *)spd_params, 256);
  344. i2c_set_bus_num(old_bus);
  345. if (ret) {
  346. printf("Cannot read DIMM params\n");
  347. return 1;
  348. }
  349. if (ddr3_spd_check(spd_params))
  350. return 1;
  351. return 0;
  352. }
  353. int ddr3_get_size(void)
  354. {
  355. ddr3_spd_eeprom_t spd_params;
  356. if (ddr3_read_spd(&spd_params))
  357. return 0;
  358. return ddr3_get_size_in_mb(&spd_params) / 1024;
  359. }
  360. int ddr3_get_dimm_params_from_spd(struct ddr3_spd_cb *spd_cb)
  361. {
  362. struct ddr3_sodimm spd;
  363. ddr3_spd_eeprom_t spd_params;
  364. memset(&spd, 0, sizeof(spd));
  365. if (ddr3_read_spd(&spd_params))
  366. return 1;
  367. if (ddrtimingcalculation(&spd_params, &spd, spd_cb)) {
  368. printf("Timing caclulation error\n");
  369. return 1;
  370. }
  371. strncpy(spd_cb->dimm_name, (char *)spd_params.mpart, 18);
  372. spd_cb->dimm_name[18] = '\0';
  373. init_ddr3param(spd_cb, &spd);
  374. dump_emif_config(&spd_cb->emif_cfg);
  375. dump_phy_config(&spd_cb->phy_cfg);
  376. return 0;
  377. }