ddr3.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Keystone2: DDR3 initialization
  4. *
  5. * (C) Copyright 2012-2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #include <asm/io.h>
  9. #include <common.h>
  10. #include <asm/arch/msmc.h>
  11. #include <asm/arch/ddr3.h>
  12. #include <asm/arch/psc_defs.h>
  13. #include <asm/ti-common/ti-edma3.h>
  14. #define DDR3_EDMA_BLK_SIZE_SHIFT 10
  15. #define DDR3_EDMA_BLK_SIZE (1 << DDR3_EDMA_BLK_SIZE_SHIFT)
  16. #define DDR3_EDMA_BCNT 0x8000
  17. #define DDR3_EDMA_CCNT 1
  18. #define DDR3_EDMA_XF_SIZE (DDR3_EDMA_BLK_SIZE * DDR3_EDMA_BCNT)
  19. #define DDR3_EDMA_SLOT_NUM 1
  20. void ddr3_init_ddrphy(u32 base, struct ddr3_phy_config *phy_cfg)
  21. {
  22. unsigned int tmp;
  23. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET)
  24. & 0x00000001) != 0x00000001)
  25. ;
  26. __raw_writel(phy_cfg->pllcr, base + KS2_DDRPHY_PLLCR_OFFSET);
  27. tmp = __raw_readl(base + KS2_DDRPHY_PGCR1_OFFSET);
  28. tmp &= ~(phy_cfg->pgcr1_mask);
  29. tmp |= phy_cfg->pgcr1_val;
  30. __raw_writel(tmp, base + KS2_DDRPHY_PGCR1_OFFSET);
  31. __raw_writel(phy_cfg->ptr0, base + KS2_DDRPHY_PTR0_OFFSET);
  32. __raw_writel(phy_cfg->ptr1, base + KS2_DDRPHY_PTR1_OFFSET);
  33. __raw_writel(phy_cfg->ptr3, base + KS2_DDRPHY_PTR3_OFFSET);
  34. __raw_writel(phy_cfg->ptr4, base + KS2_DDRPHY_PTR4_OFFSET);
  35. tmp = __raw_readl(base + KS2_DDRPHY_DCR_OFFSET);
  36. tmp &= ~(phy_cfg->dcr_mask);
  37. tmp |= phy_cfg->dcr_val;
  38. __raw_writel(tmp, base + KS2_DDRPHY_DCR_OFFSET);
  39. __raw_writel(phy_cfg->dtpr0, base + KS2_DDRPHY_DTPR0_OFFSET);
  40. __raw_writel(phy_cfg->dtpr1, base + KS2_DDRPHY_DTPR1_OFFSET);
  41. __raw_writel(phy_cfg->dtpr2, base + KS2_DDRPHY_DTPR2_OFFSET);
  42. __raw_writel(phy_cfg->mr0, base + KS2_DDRPHY_MR0_OFFSET);
  43. __raw_writel(phy_cfg->mr1, base + KS2_DDRPHY_MR1_OFFSET);
  44. __raw_writel(phy_cfg->mr2, base + KS2_DDRPHY_MR2_OFFSET);
  45. __raw_writel(phy_cfg->dtcr, base + KS2_DDRPHY_DTCR_OFFSET);
  46. __raw_writel(phy_cfg->pgcr2, base + KS2_DDRPHY_PGCR2_OFFSET);
  47. __raw_writel(phy_cfg->zq0cr1, base + KS2_DDRPHY_ZQ0CR1_OFFSET);
  48. __raw_writel(phy_cfg->zq1cr1, base + KS2_DDRPHY_ZQ1CR1_OFFSET);
  49. __raw_writel(phy_cfg->zq2cr1, base + KS2_DDRPHY_ZQ2CR1_OFFSET);
  50. __raw_writel(phy_cfg->pir_v1, base + KS2_DDRPHY_PIR_OFFSET);
  51. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  52. ;
  53. if (cpu_is_k2g()) {
  54. clrsetbits_le32(base + KS2_DDRPHY_DATX8_2_OFFSET,
  55. phy_cfg->datx8_2_mask,
  56. phy_cfg->datx8_2_val);
  57. clrsetbits_le32(base + KS2_DDRPHY_DATX8_3_OFFSET,
  58. phy_cfg->datx8_3_mask,
  59. phy_cfg->datx8_3_val);
  60. clrsetbits_le32(base + KS2_DDRPHY_DATX8_4_OFFSET,
  61. phy_cfg->datx8_4_mask,
  62. phy_cfg->datx8_4_val);
  63. clrsetbits_le32(base + KS2_DDRPHY_DATX8_5_OFFSET,
  64. phy_cfg->datx8_5_mask,
  65. phy_cfg->datx8_5_val);
  66. clrsetbits_le32(base + KS2_DDRPHY_DATX8_6_OFFSET,
  67. phy_cfg->datx8_6_mask,
  68. phy_cfg->datx8_6_val);
  69. clrsetbits_le32(base + KS2_DDRPHY_DATX8_7_OFFSET,
  70. phy_cfg->datx8_7_mask,
  71. phy_cfg->datx8_7_val);
  72. clrsetbits_le32(base + KS2_DDRPHY_DATX8_8_OFFSET,
  73. phy_cfg->datx8_8_mask,
  74. phy_cfg->datx8_8_val);
  75. }
  76. __raw_writel(phy_cfg->pir_v2, base + KS2_DDRPHY_PIR_OFFSET);
  77. while ((__raw_readl(base + KS2_DDRPHY_PGSR0_OFFSET) & 0x1) != 0x1)
  78. ;
  79. }
  80. void ddr3_init_ddremif(u32 base, struct ddr3_emif_config *emif_cfg)
  81. {
  82. __raw_writel(emif_cfg->sdcfg, base + KS2_DDR3_SDCFG_OFFSET);
  83. __raw_writel(emif_cfg->sdtim1, base + KS2_DDR3_SDTIM1_OFFSET);
  84. __raw_writel(emif_cfg->sdtim2, base + KS2_DDR3_SDTIM2_OFFSET);
  85. __raw_writel(emif_cfg->sdtim3, base + KS2_DDR3_SDTIM3_OFFSET);
  86. __raw_writel(emif_cfg->sdtim4, base + KS2_DDR3_SDTIM4_OFFSET);
  87. __raw_writel(emif_cfg->zqcfg, base + KS2_DDR3_ZQCFG_OFFSET);
  88. __raw_writel(emif_cfg->sdrfc, base + KS2_DDR3_SDRFC_OFFSET);
  89. }
  90. int ddr3_ecc_support_rmw(u32 base)
  91. {
  92. u32 value = __raw_readl(base + KS2_DDR3_MIDR_OFFSET);
  93. /* Check the DDR3 controller ID reg if the controllers
  94. supports ECC RMW or not */
  95. if (value == 0x40461C02)
  96. return 1;
  97. return 0;
  98. }
  99. static void ddr3_ecc_config(u32 base, u32 value)
  100. {
  101. u32 data;
  102. __raw_writel(value, base + KS2_DDR3_ECC_CTRL_OFFSET);
  103. udelay(100000); /* delay required to synchronize across clock domains */
  104. if (value & KS2_DDR3_ECC_EN) {
  105. /* Clear the 1-bit error count */
  106. data = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  107. __raw_writel(data, base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  108. /* enable the ECC interrupt */
  109. __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
  110. KS2_DDR3_WR_ECC_ERR_SYS,
  111. base + KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET);
  112. /* Clear the ECC error interrupt status */
  113. __raw_writel(KS2_DDR3_1B_ECC_ERR_SYS | KS2_DDR3_2B_ECC_ERR_SYS |
  114. KS2_DDR3_WR_ECC_ERR_SYS,
  115. base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
  116. }
  117. }
  118. static void ddr3_reset_data(u32 base, u32 ddr3_size)
  119. {
  120. u32 mpax[2];
  121. u32 seg_num;
  122. u32 seg, blks, dst, edma_blks;
  123. struct edma3_slot_config slot;
  124. struct edma3_channel_config edma_channel;
  125. u32 edma_src[DDR3_EDMA_BLK_SIZE/4] __aligned(16) = {0, };
  126. /* Setup an edma to copy the 1k block to the entire DDR */
  127. puts("\nClear entire DDR3 memory to enable ECC\n");
  128. /* save the SES MPAX regs */
  129. if (cpu_is_k2g())
  130. msmc_get_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
  131. else
  132. msmc_get_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
  133. /* setup edma slot 1 configuration */
  134. slot.opt = EDMA3_SLOPT_TRANS_COMP_INT_ENB |
  135. EDMA3_SLOPT_COMP_CODE(0) |
  136. EDMA3_SLOPT_STATIC | EDMA3_SLOPT_AB_SYNC;
  137. slot.bcnt = DDR3_EDMA_BCNT;
  138. slot.acnt = DDR3_EDMA_BLK_SIZE;
  139. slot.ccnt = DDR3_EDMA_CCNT;
  140. slot.src_bidx = 0;
  141. slot.dst_bidx = DDR3_EDMA_BLK_SIZE;
  142. slot.src_cidx = 0;
  143. slot.dst_cidx = 0;
  144. slot.link = EDMA3_PARSET_NULL_LINK;
  145. slot.bcntrld = 0;
  146. edma3_slot_configure(KS2_EDMA0_BASE, DDR3_EDMA_SLOT_NUM, &slot);
  147. /* configure quik edma channel */
  148. edma_channel.slot = DDR3_EDMA_SLOT_NUM;
  149. edma_channel.chnum = 0;
  150. edma_channel.complete_code = 0;
  151. /* event trigger after dst update */
  152. edma_channel.trigger_slot_word = EDMA3_TWORD(dst);
  153. qedma3_start(KS2_EDMA0_BASE, &edma_channel);
  154. /* DDR3 size in segments (4KB seg size) */
  155. seg_num = ddr3_size << (30 - KS2_MSMC_SEG_SIZE_SHIFT);
  156. for (seg = 0; seg < seg_num; seg += KS2_MSMC_MAP_SEG_NUM) {
  157. /* map 2GB 36-bit DDR address to 32-bit DDR address in EMIF
  158. access slave interface so that edma driver can access */
  159. if (cpu_is_k2g()) {
  160. msmc_map_ses_segment(K2G_MSMC_SEGMENT_ARM, 0,
  161. base >> KS2_MSMC_SEG_SIZE_SHIFT,
  162. KS2_MSMC_DST_SEG_BASE + seg,
  163. MPAX_SEG_2G);
  164. } else {
  165. msmc_map_ses_segment(K2HKLE_MSMC_SEGMENT_ARM, 0,
  166. base >> KS2_MSMC_SEG_SIZE_SHIFT,
  167. KS2_MSMC_DST_SEG_BASE + seg,
  168. MPAX_SEG_2G);
  169. }
  170. if ((seg_num - seg) > KS2_MSMC_MAP_SEG_NUM)
  171. edma_blks = KS2_MSMC_MAP_SEG_NUM <<
  172. (KS2_MSMC_SEG_SIZE_SHIFT
  173. - DDR3_EDMA_BLK_SIZE_SHIFT);
  174. else
  175. edma_blks = (seg_num - seg) << (KS2_MSMC_SEG_SIZE_SHIFT
  176. - DDR3_EDMA_BLK_SIZE_SHIFT);
  177. /* Use edma driver to scrub 2GB DDR memory */
  178. for (dst = base, blks = 0; blks < edma_blks;
  179. blks += DDR3_EDMA_BCNT, dst += DDR3_EDMA_XF_SIZE) {
  180. edma3_set_src_addr(KS2_EDMA0_BASE,
  181. edma_channel.slot, (u32)edma_src);
  182. edma3_set_dest_addr(KS2_EDMA0_BASE,
  183. edma_channel.slot, (u32)dst);
  184. while (edma3_check_for_transfer(KS2_EDMA0_BASE,
  185. &edma_channel))
  186. udelay(10);
  187. }
  188. }
  189. qedma3_stop(KS2_EDMA0_BASE, &edma_channel);
  190. /* restore the SES MPAX regs */
  191. if (cpu_is_k2g())
  192. msmc_set_ses_mpax(K2G_MSMC_SEGMENT_ARM, 0, mpax);
  193. else
  194. msmc_set_ses_mpax(K2HKLE_MSMC_SEGMENT_ARM, 0, mpax);
  195. }
  196. static void ddr3_ecc_init_range(u32 base)
  197. {
  198. u32 ecc_val = KS2_DDR3_ECC_EN;
  199. u32 rmw = ddr3_ecc_support_rmw(base);
  200. if (rmw)
  201. ecc_val |= KS2_DDR3_ECC_RMW_EN;
  202. __raw_writel(0, base + KS2_DDR3_ECC_ADDR_RANGE1_OFFSET);
  203. ddr3_ecc_config(base, ecc_val);
  204. }
  205. void ddr3_enable_ecc(u32 base, int test)
  206. {
  207. u32 ecc_val = KS2_DDR3_ECC_ENABLE;
  208. u32 rmw = ddr3_ecc_support_rmw(base);
  209. if (test)
  210. ecc_val |= KS2_DDR3_ECC_ADDR_RNG_1_EN;
  211. if (!rmw) {
  212. if (!test)
  213. /* by default, disable ecc when rmw = 0 and no
  214. ecc test */
  215. ecc_val = 0;
  216. } else {
  217. ecc_val |= KS2_DDR3_ECC_RMW_EN;
  218. }
  219. ddr3_ecc_config(base, ecc_val);
  220. }
  221. void ddr3_disable_ecc(u32 base)
  222. {
  223. ddr3_ecc_config(base, 0);
  224. }
  225. #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
  226. static void cic_init(u32 base)
  227. {
  228. /* Disable CIC global interrupts */
  229. __raw_writel(0, base + KS2_CIC_GLOBAL_ENABLE);
  230. /* Set to normal mode, no nesting, no priority hold */
  231. __raw_writel(0, base + KS2_CIC_CTRL);
  232. __raw_writel(0, base + KS2_CIC_HOST_CTRL);
  233. /* Enable CIC global interrupts */
  234. __raw_writel(1, base + KS2_CIC_GLOBAL_ENABLE);
  235. }
  236. static void cic_map_cic_to_gic(u32 base, u32 chan_num, u32 irq_num)
  237. {
  238. /* Map the system interrupt to a CIC channel */
  239. __raw_writeb(chan_num, base + KS2_CIC_CHAN_MAP(0) + irq_num);
  240. /* Enable CIC system interrupt */
  241. __raw_writel(irq_num, base + KS2_CIC_SYS_ENABLE_IDX_SET);
  242. /* Enable CIC Host interrupt */
  243. __raw_writel(chan_num, base + KS2_CIC_HOST_ENABLE_IDX_SET);
  244. }
  245. static void ddr3_map_ecc_cic2_irq(u32 base)
  246. {
  247. cic_init(base);
  248. cic_map_cic_to_gic(base, KS2_CIC2_DDR3_ECC_CHAN_NUM,
  249. KS2_CIC2_DDR3_ECC_IRQ_NUM);
  250. }
  251. #endif
  252. void ddr3_init_ecc(u32 base, u32 ddr3_size)
  253. {
  254. if (!ddr3_ecc_support_rmw(base)) {
  255. ddr3_disable_ecc(base);
  256. return;
  257. }
  258. ddr3_ecc_init_range(base);
  259. ddr3_reset_data(CONFIG_SYS_SDRAM_BASE, ddr3_size);
  260. /* mapping DDR3 ECC system interrupt from CIC2 to GIC */
  261. #if defined(CONFIG_SOC_K2HK) || defined(CONFIG_SOC_K2L)
  262. ddr3_map_ecc_cic2_irq(KS2_CIC2_BASE);
  263. #endif
  264. ddr3_enable_ecc(base, 0);
  265. }
  266. void ddr3_check_ecc_int(u32 base)
  267. {
  268. char *env;
  269. int ecc_test = 0;
  270. u32 value = __raw_readl(base + KS2_DDR3_ECC_INT_STATUS_OFFSET);
  271. env = env_get("ecc_test");
  272. if (env)
  273. ecc_test = simple_strtol(env, NULL, 0);
  274. if (value & KS2_DDR3_WR_ECC_ERR_SYS)
  275. puts("DDR3 ECC write error interrupted\n");
  276. if (value & KS2_DDR3_2B_ECC_ERR_SYS) {
  277. puts("DDR3 ECC 2-bit error interrupted\n");
  278. if (!ecc_test) {
  279. puts("Reseting the device ...\n");
  280. reset_cpu(0);
  281. }
  282. }
  283. value = __raw_readl(base + KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET);
  284. if (value) {
  285. printf("1-bit ECC err count: 0x%x\n", value);
  286. value = __raw_readl(base +
  287. KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET);
  288. printf("1-bit ECC err address log: 0x%x\n", value);
  289. }
  290. }
  291. void ddr3_reset_ddrphy(void)
  292. {
  293. u32 tmp;
  294. /* Assert DDR3A PHY reset */
  295. tmp = readl(KS2_DDR3APLLCTL1);
  296. tmp |= KS2_DDR3_PLLCTRL_PHY_RESET;
  297. writel(tmp, KS2_DDR3APLLCTL1);
  298. /* wait 10us to catch the reset */
  299. udelay(10);
  300. /* Release DDR3A PHY reset */
  301. tmp = readl(KS2_DDR3APLLCTL1);
  302. tmp &= ~KS2_DDR3_PLLCTRL_PHY_RESET;
  303. __raw_writel(tmp, KS2_DDR3APLLCTL1);
  304. }
  305. #ifdef CONFIG_SOC_K2HK
  306. /**
  307. * ddr3_reset_workaround - reset workaround in case if leveling error
  308. * detected for PG 1.0 and 1.1 k2hk SoCs
  309. */
  310. void ddr3_err_reset_workaround(void)
  311. {
  312. unsigned int tmp;
  313. unsigned int tmp_a;
  314. unsigned int tmp_b;
  315. /*
  316. * Check for PGSR0 error bits of DDR3 PHY.
  317. * Check for WLERR, QSGERR, WLAERR,
  318. * RDERR, WDERR, REERR, WEERR error to see if they are set or not
  319. */
  320. tmp_a = __raw_readl(KS2_DDR3A_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
  321. tmp_b = __raw_readl(KS2_DDR3B_DDRPHYC + KS2_DDRPHY_PGSR0_OFFSET);
  322. if (((tmp_a & 0x0FE00000) != 0) || ((tmp_b & 0x0FE00000) != 0)) {
  323. printf("DDR Leveling Error Detected!\n");
  324. printf("DDR3A PGSR0 = 0x%x\n", tmp_a);
  325. printf("DDR3B PGSR0 = 0x%x\n", tmp_b);
  326. /*
  327. * Write Keys to KICK registers to enable writes to registers
  328. * in boot config space
  329. */
  330. __raw_writel(KS2_KICK0_MAGIC, KS2_KICK0);
  331. __raw_writel(KS2_KICK1_MAGIC, KS2_KICK1);
  332. /*
  333. * Move DDR3A Module out of reset isolation by setting
  334. * MDCTL23[12] = 0
  335. */
  336. tmp_a = __raw_readl(KS2_PSC_BASE +
  337. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
  338. tmp_a = PSC_REG_MDCTL_SET_RESET_ISO(tmp_a, 0);
  339. __raw_writel(tmp_a, KS2_PSC_BASE +
  340. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3A));
  341. /*
  342. * Move DDR3B Module out of reset isolation by setting
  343. * MDCTL24[12] = 0
  344. */
  345. tmp_b = __raw_readl(KS2_PSC_BASE +
  346. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
  347. tmp_b = PSC_REG_MDCTL_SET_RESET_ISO(tmp_b, 0);
  348. __raw_writel(tmp_b, KS2_PSC_BASE +
  349. PSC_REG_MDCTL(KS2_LPSC_EMIF4F_DDR3B));
  350. /*
  351. * Write 0x5A69 Key to RSTCTRL[15:0] to unlock writes
  352. * to RSTCTRL and RSTCFG
  353. */
  354. tmp = __raw_readl(KS2_RSTCTRL);
  355. tmp &= KS2_RSTCTRL_MASK;
  356. tmp |= KS2_RSTCTRL_KEY;
  357. __raw_writel(tmp, KS2_RSTCTRL);
  358. /*
  359. * Set PLL Controller to drive hard reset on SW trigger by
  360. * setting RSTCFG[13] = 0
  361. */
  362. tmp = __raw_readl(KS2_RSTCTRL_RSCFG);
  363. tmp &= ~KS2_RSTYPE_PLL_SOFT;
  364. __raw_writel(tmp, KS2_RSTCTRL_RSCFG);
  365. reset_cpu(0);
  366. }
  367. }
  368. #endif