keystone_net.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * emac definitions for keystone2 devices
  4. *
  5. * (C) Copyright 2012-2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #ifndef _KEYSTONE_NET_H_
  9. #define _KEYSTONE_NET_H_
  10. #include <asm/io.h>
  11. #include <phy.h>
  12. /* EMAC */
  13. #ifdef CONFIG_KSNET_NETCP_V1_0
  14. #define GBETH_BASE (CONFIG_KSNET_NETCP_BASE + 0x00090000)
  15. #define EMAC_EMACSL_BASE_ADDR (GBETH_BASE + 0x900)
  16. #define EMAC_MDIO_BASE_ADDR (GBETH_BASE + 0x300)
  17. #define EMAC_SGMII_BASE_ADDR (GBETH_BASE + 0x100)
  18. #define DEVICE_EMACSL_BASE(x) (EMAC_EMACSL_BASE_ADDR + (x) * 0x040)
  19. /* Register offsets */
  20. #define CPGMACSL_REG_CTL 0x04
  21. #define CPGMACSL_REG_STATUS 0x08
  22. #define CPGMACSL_REG_RESET 0x0c
  23. #define CPGMACSL_REG_MAXLEN 0x10
  24. #elif defined CONFIG_KSNET_NETCP_V1_5
  25. #define GBETH_BASE (CONFIG_KSNET_NETCP_BASE + 0x00200000)
  26. #define CPGMACSL_REG_RX_PRI_MAP 0x020
  27. #define EMAC_EMACSL_BASE_ADDR (GBETH_BASE + 0x22000)
  28. #define EMAC_MDIO_BASE_ADDR (GBETH_BASE + 0x00f00)
  29. #define EMAC_SGMII_BASE_ADDR (GBETH_BASE + 0x00100)
  30. #define DEVICE_EMACSL_BASE(x) (EMAC_EMACSL_BASE_ADDR + (x) * 0x1000)
  31. /* Register offsets */
  32. #define CPGMACSL_REG_CTL 0x330
  33. #define CPGMACSL_REG_STATUS 0x334
  34. #define CPGMACSL_REG_RESET 0x338
  35. #define CPGMACSL_REG_MAXLEN 0x024
  36. #endif
  37. #define KEYSTONE2_EMAC_GIG_ENABLE
  38. #define MAC_ID_BASE_ADDR CONFIG_KSNET_MAC_ID_BASE
  39. /* MDIO module input frequency */
  40. #ifdef CONFIG_SOC_K2G
  41. #define EMAC_MDIO_BUS_FREQ (ks_clk_get_rate(sys_clk0_3_clk))
  42. #else
  43. #define EMAC_MDIO_BUS_FREQ (ks_clk_get_rate(pass_pll_clk))
  44. #endif
  45. /* MDIO clock output frequency */
  46. #define EMAC_MDIO_CLOCK_FREQ 2500000 /* 2.5 MHz */
  47. /* MII Status Register */
  48. #define MII_STATUS_REG 1
  49. #define MII_STATUS_LINK_MASK 0x4
  50. #define MDIO_CONTROL_IDLE 0x80000000
  51. #define MDIO_CONTROL_ENABLE 0x40000000
  52. #define MDIO_CONTROL_FAULT_ENABLE 0x40000
  53. #define MDIO_CONTROL_FAULT 0x80000
  54. #define MDIO_USERACCESS0_GO 0x80000000
  55. #define MDIO_USERACCESS0_WRITE_READ 0x0
  56. #define MDIO_USERACCESS0_WRITE_WRITE 0x40000000
  57. #define MDIO_USERACCESS0_ACK 0x20000000
  58. #define EMAC_MACCONTROL_MIIEN_ENABLE 0x20
  59. #define EMAC_MACCONTROL_FULLDUPLEX_ENABLE 0x1
  60. #define EMAC_MACCONTROL_GIGABIT_ENABLE BIT(7)
  61. #define EMAC_MACCONTROL_GIGFORCE BIT(17)
  62. #define EMAC_MACCONTROL_RMIISPEED_100 BIT(15)
  63. #define EMAC_MIN_ETHERNET_PKT_SIZE 60
  64. struct mac_sl_cfg {
  65. u_int32_t max_rx_len; /* Maximum receive packet length. */
  66. u_int32_t ctl; /* Control bitfield */
  67. };
  68. /**
  69. * Definition: Control bitfields used in the ctl field of mac_sl_cfg
  70. */
  71. #define GMACSL_RX_ENABLE_RCV_CONTROL_FRAMES BIT(24)
  72. #define GMACSL_RX_ENABLE_RCV_SHORT_FRAMES BIT(23)
  73. #define GMACSL_RX_ENABLE_RCV_ERROR_FRAMES BIT(22)
  74. #define GMACSL_RX_ENABLE_EXT_CTL BIT(18)
  75. #define GMACSL_RX_ENABLE_GIG_FORCE BIT(17)
  76. #define GMACSL_RX_ENABLE_IFCTL_B BIT(16)
  77. #define GMACSL_RX_ENABLE_IFCTL_A BIT(15)
  78. #define GMACSL_RX_ENABLE_CMD_IDLE BIT(11)
  79. #define GMACSL_TX_ENABLE_SHORT_GAP BIT(10)
  80. #define GMACSL_ENABLE_GIG_MODE BIT(7)
  81. #define GMACSL_TX_ENABLE_PACE BIT(6)
  82. #define GMACSL_ENABLE BIT(5)
  83. #define GMACSL_TX_ENABLE_FLOW_CTL BIT(4)
  84. #define GMACSL_RX_ENABLE_FLOW_CTL BIT(3)
  85. #define GMACSL_ENABLE_LOOPBACK BIT(1)
  86. #define GMACSL_ENABLE_FULL_DUPLEX BIT(0)
  87. /* EMAC SL function return values */
  88. #define GMACSL_RET_OK 0
  89. #define GMACSL_RET_INVALID_PORT -1
  90. #define GMACSL_RET_WARN_RESET_INCOMPLETE -2
  91. #define GMACSL_RET_WARN_MAXLEN_TOO_BIG -3
  92. #define GMACSL_RET_CONFIG_FAIL_RESET_ACTIVE -4
  93. /* EMAC SL register definitions */
  94. #define DEVICE_EMACSL_RESET_POLL_COUNT 100
  95. /* Soft reset register values */
  96. #define CPGMAC_REG_RESET_VAL_RESET_MASK BIT(0)
  97. #define CPGMAC_REG_RESET_VAL_RESET BIT(0)
  98. #define CPGMAC_REG_MAXLEN_LEN 0x3fff
  99. /* CPSW */
  100. /* Control bitfields */
  101. #define CPSW_CTL_P2_PASS_PRI_TAGGED BIT(5)
  102. #define CPSW_CTL_P1_PASS_PRI_TAGGED BIT(4)
  103. #define CPSW_CTL_P0_PASS_PRI_TAGGED BIT(3)
  104. #define CPSW_CTL_P0_ENABLE BIT(2)
  105. #define CPSW_CTL_VLAN_AWARE BIT(1)
  106. #define CPSW_CTL_FIFO_LOOPBACK BIT(0)
  107. #define DEVICE_CPSW_NUM_PORTS CONFIG_KSNET_CPSW_NUM_PORTS
  108. #define DEVICE_N_GMACSL_PORTS (DEVICE_CPSW_NUM_PORTS - 1)
  109. #ifdef CONFIG_KSNET_NETCP_V1_0
  110. #define DEVICE_CPSW_BASE (GBETH_BASE + 0x800)
  111. #define CPSW_REG_CTL 0x004
  112. #define CPSW_REG_STAT_PORT_EN 0x00c
  113. #define CPSW_REG_MAXLEN 0x040
  114. #define CPSW_REG_ALE_CONTROL 0x608
  115. #define CPSW_REG_ALE_PORTCTL(x) (0x640 + (x) * 4)
  116. #define CPSW_REG_VAL_STAT_ENABLE_ALL 0xf
  117. #elif defined CONFIG_KSNET_NETCP_V1_5
  118. #define DEVICE_CPSW_BASE (GBETH_BASE + 0x20000)
  119. #define CPSW_REG_CTL 0x00004
  120. #define CPSW_REG_STAT_PORT_EN 0x00014
  121. #define CPSW_REG_MAXLEN 0x01024
  122. #define CPSW_REG_ALE_CONTROL 0x1e008
  123. #define CPSW_REG_ALE_PORTCTL(x) (0x1e040 + (x) * 4)
  124. #define CPSW_REG_VAL_STAT_ENABLE_ALL 0x1ff
  125. #endif
  126. #define CPSW_REG_VAL_ALE_CTL_RESET_AND_ENABLE ((u_int32_t)0xc0000000)
  127. #define CPSW_REG_VAL_ALE_CTL_BYPASS ((u_int32_t)0x00000010)
  128. #define CPSW_REG_VAL_PORTCTL_FORWARD_MODE 0x3
  129. #define target_get_switch_ctl() CPSW_CTL_P0_ENABLE
  130. #define SWITCH_MAX_PKT_SIZE 9000
  131. /* SGMII */
  132. #define SGMII_REG_STATUS_LOCK BIT(4)
  133. #define SGMII_REG_STATUS_LINK BIT(0)
  134. #define SGMII_REG_STATUS_AUTONEG BIT(2)
  135. #define SGMII_REG_CONTROL_AUTONEG BIT(0)
  136. #define SGMII_REG_CONTROL_MASTER BIT(5)
  137. #define SGMII_REG_MR_ADV_ENABLE BIT(0)
  138. #define SGMII_REG_MR_ADV_LINK BIT(15)
  139. #define SGMII_REG_MR_ADV_FULL_DUPLEX BIT(12)
  140. #define SGMII_REG_MR_ADV_GIG_MODE BIT(11)
  141. #define SGMII_LINK_MAC_MAC_AUTONEG 0
  142. #define SGMII_LINK_MAC_PHY 1
  143. #define SGMII_LINK_MAC_MAC_FORCED 2
  144. #define SGMII_LINK_MAC_FIBER 3
  145. #define SGMII_LINK_MAC_PHY_FORCED 4
  146. #ifdef CONFIG_KSNET_NETCP_V1_0
  147. #define SGMII_OFFSET(x) ((x <= 1) ? (x * 0x100) : ((x * 0x100) + 0x100))
  148. #elif defined CONFIG_KSNET_NETCP_V1_5
  149. #define SGMII_OFFSET(x) ((x) * 0x100)
  150. #endif
  151. #define SGMII_IDVER_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x000)
  152. #define SGMII_SRESET_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x004)
  153. #define SGMII_CTL_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x010)
  154. #define SGMII_STATUS_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x014)
  155. #define SGMII_MRADV_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x018)
  156. #define SGMII_LPADV_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x020)
  157. #define SGMII_TXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x030)
  158. #define SGMII_RXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x034)
  159. #define SGMII_AUXCFG_REG(x) (EMAC_SGMII_BASE_ADDR + SGMII_OFFSET(x) + 0x038)
  160. /* RGMII */
  161. #define RGMII_REG_STATUS_LINK BIT(0)
  162. #define RGMII_STATUS_REG (GBETH_BASE + 0x18)
  163. /* PSS */
  164. #ifdef CONFIG_KSNET_NETCP_V1_0
  165. #define DEVICE_PSTREAM_CFG_REG_ADDR (CONFIG_KSNET_NETCP_BASE + 0x604)
  166. #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI 0x06060606
  167. #define hw_config_streaming_switch()\
  168. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI, DEVICE_PSTREAM_CFG_REG_ADDR);
  169. #elif defined CONFIG_KSNET_NETCP_V1_5
  170. #define DEVICE_PSTREAM_CFG_REG_ADDR (CONFIG_KSNET_NETCP_BASE + 0x500)
  171. #define DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI 0x0
  172. #define hw_config_streaming_switch()\
  173. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  174. DEVICE_PSTREAM_CFG_REG_ADDR);\
  175. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  176. DEVICE_PSTREAM_CFG_REG_ADDR+4);\
  177. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  178. DEVICE_PSTREAM_CFG_REG_ADDR+8);\
  179. writel(DEVICE_PSTREAM_CFG_VAL_ROUTE_CPPI,\
  180. DEVICE_PSTREAM_CFG_REG_ADDR+12);
  181. #endif
  182. /* EMAC MDIO Registers Structure */
  183. struct mdio_regs {
  184. u32 version;
  185. u32 control;
  186. u32 alive;
  187. u32 link;
  188. u32 linkintraw;
  189. u32 linkintmasked;
  190. u32 rsvd0[2];
  191. u32 userintraw;
  192. u32 userintmasked;
  193. u32 userintmaskset;
  194. u32 userintmaskclear;
  195. u32 rsvd1[20];
  196. u32 useraccess0;
  197. u32 userphysel0;
  198. u32 useraccess1;
  199. u32 userphysel1;
  200. };
  201. struct eth_priv_t {
  202. char int_name[32];
  203. int rx_flow;
  204. int phy_addr;
  205. int slave_port;
  206. int sgmii_link_type;
  207. phy_interface_t phy_if;
  208. struct phy_device *phy_dev;
  209. };
  210. int keystone2_emac_initialize(struct eth_priv_t *eth_priv);
  211. void sgmii_serdes_setup_156p25mhz(void);
  212. void sgmii_serdes_shutdown(void);
  213. #endif /* _KEYSTONE_NET_H_ */