rdc-sema.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __RDC_SEMA_H__
  6. #define __RDC_SEMA_H__
  7. /*
  8. * rdc_peri_cfg_t and rdc_ma_cft_t use the same layout.
  9. *
  10. * [ 23 22 | 21 20 | 19 18 | 17 16 ] | [ 15 - 8 ] | [ 7 - 0 ]
  11. * d3 d2 d1 d0 | master id | peri id
  12. * d[x] means domain[x], x can be [3 - 0].
  13. */
  14. typedef u32 rdc_peri_cfg_t;
  15. typedef u32 rdc_ma_cfg_t;
  16. #define RDC_PERI_SHIFT 0
  17. #define RDC_PERI_MASK 0xFF
  18. #define RDC_DOMAIN_SHIFT_BASE 16
  19. #define RDC_DOMAIN_MASK 0xFF0000
  20. #define RDC_DOMAIN_SHIFT(x) (RDC_DOMAIN_SHIFT_BASE + ((x << 1)))
  21. #define RDC_DOMAIN(x) ((rdc_peri_cfg_t)(0x3 << RDC_DOMAIN_SHIFT(x)))
  22. #define RDC_MASTER_SHIFT 8
  23. #define RDC_MASTER_MASK 0xFF00
  24. #define RDC_MASTER_CFG(master_id, domain_id) (rdc_ma_cfg_t)((master_id << 8) | \
  25. (domain_id << RDC_DOMAIN_SHIFT_BASE))
  26. /* The Following macro definitions are common to i.MX6SX and i.MX7D */
  27. #define SEMA_GATES_NUM 64
  28. #define RDC_MDA_DID_SHIFT 0
  29. #define RDC_MDA_DID_MASK (0x3 << RDC_MDA_DID_SHIFT)
  30. #define RDC_MDA_LCK_SHIFT 31
  31. #define RDC_MDA_LCK_MASK (0x1 << RDC_MDA_LCK_SHIFT)
  32. #define RDC_PDAP_DW_SHIFT(domain) ((domain) << 1)
  33. #define RDC_PDAP_DR_SHIFT(domain) (1 + RDC_PDAP_DW_SHIFT(domain))
  34. #define RDC_PDAP_DW_MASK(domain) (1 << RDC_PDAP_DW_SHIFT(domain))
  35. #define RDC_PDAP_DR_MASK(domain) (1 << RDC_PDAP_DR_SHIFT(domain))
  36. #define RDC_PDAP_DRW_MASK(domain) (RDC_PDAP_DW_MASK(domain) | \
  37. RDC_PDAP_DR_MASK(domain))
  38. #define RDC_PDAP_SREQ_SHIFT 30
  39. #define RDC_PDAP_SREQ_MASK (0x1 << RDC_PDAP_SREQ_SHIFT)
  40. #define RDC_PDAP_LCK_SHIFT 31
  41. #define RDC_PDAP_LCK_MASK (0x1 << RDC_PDAP_LCK_SHIFT)
  42. #define RDC_MRSA_SADR_SHIFT 7
  43. #define RDC_MRSA_SADR_MASK (0x1ffffff << RDC_MRSA_SADR_SHIFT)
  44. #define RDC_MREA_EADR_SHIFT 7
  45. #define RDC_MREA_EADR_MASK (0x1ffffff << RDC_MREA_EADR_SHIFT)
  46. #define RDC_MRC_DW_SHIFT(domain) (domain)
  47. #define RDC_MRC_DR_SHIFT(domain) (1 + RDC_MRC_DW_SHIFT(domain))
  48. #define RDC_MRC_DW_MASK(domain) (1 << RDC_MRC_DW_SHIFT(domain))
  49. #define RDC_MRC_DR_MASK(domain) (1 << RDC_MRC_DR_SHIFT(domain))
  50. #define RDC_MRC_DRW_MASK(domain) (RDC_MRC_DW_MASK(domain) | \
  51. RDC_MRC_DR_MASK(domain))
  52. #define RDC_MRC_ENA_SHIFT 30
  53. #define RDC_MRC_ENA_MASK (0x1 << RDC_MRC_ENA_SHIFT)
  54. #define RDC_MRC_LCK_SHIFT 31
  55. #define RDC_MRC_LCK_MASK (0x1 << RDC_MRC_LCK_SHIFT)
  56. #define RDC_MRVS_VDID_SHIFT 0
  57. #define RDC_MRVS_VDID_MASK (0x3 << RDC_MRVS_VDID_SHIFT)
  58. #define RDC_MRVS_AD_SHIFT 4
  59. #define RDC_MRVS_AD_MASK (0x1 << RDC_MRVS_AD_SHIFT)
  60. #define RDC_MRVS_VADDR_SHIFT 5
  61. #define RDC_MRVS_VADDR_MASK (0x7ffffff << RDC_MRVS_VADDR_SHIFT)
  62. #define RDC_SEMA_GATE_GTFSM_SHIFT 0
  63. #define RDC_SEMA_GATE_GTFSM_MASK (0xf << RDC_SEMA_GATE_GTFSM_SHIFT)
  64. #define RDC_SEMA_GATE_LDOM_SHIFT 5
  65. #define RDC_SEMA_GATE_LDOM_MASK (0x3 << RDC_SEMA_GATE_LDOM_SHIFT)
  66. #define RDC_SEMA_RSTGT_RSTGDP_SHIFT 0
  67. #define RDC_SEMA_RSTGT_RSTGDP_MASK (0xff << RDC_SEMA_RSTGT_RSTGDP_SHIFT)
  68. #define RDC_SEMA_RSTGT_RSTGSM_SHIFT 2
  69. #define RDC_SEMA_RSTGT_RSTGSM_MASK (0x3 << RDC_SEMA_RSTGT_RSTGSM_SHIFT)
  70. #define RDC_SEMA_RSTGT_RSTGMS_SHIFT 4
  71. #define RDC_SEMA_RSTGT_RSTGMS_MASK (0xf << RDC_SEMA_RSTGT_RSTGMS_SHIFT)
  72. #define RDC_SEMA_RSTGT_RSTGTN_SHIFT 8
  73. #define RDC_SEMA_RSTGT_RSTGTN_MASK (0xff << RDC_SEMA_RSTGT_RSTGTN_SHIFT)
  74. int imx_rdc_check_permission(int per_id, int dom_id);
  75. int imx_rdc_sema_lock(int per_id);
  76. int imx_rdc_sema_unlock(int per_id);
  77. int imx_rdc_setup_peri(rdc_peri_cfg_t p);
  78. int imx_rdc_setup_peripherals(rdc_peri_cfg_t const *peripherals_list,
  79. unsigned count);
  80. int imx_rdc_setup_ma(rdc_ma_cfg_t p);
  81. int imx_rdc_setup_masters(rdc_ma_cfg_t const *masters_list, unsigned count);
  82. #endif /* __RDC_SEMA_H__*/