hardware.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2014 - 2015 Xilinx, Inc.
  4. * Michal Simek <michal.simek@xilinx.com>
  5. */
  6. #ifndef _ASM_ARCH_HARDWARE_H
  7. #define _ASM_ARCH_HARDWARE_H
  8. #define ZYNQ_GEM_BASEADDR0 0xFF0B0000
  9. #define ZYNQ_GEM_BASEADDR1 0xFF0C0000
  10. #define ZYNQ_GEM_BASEADDR2 0xFF0D0000
  11. #define ZYNQ_GEM_BASEADDR3 0xFF0E0000
  12. #define ZYNQ_I2C_BASEADDR0 0xFF020000
  13. #define ZYNQ_I2C_BASEADDR1 0xFF030000
  14. #define ARASAN_NAND_BASEADDR 0xFF100000
  15. #define ZYNQMP_TCM_BASE_ADDR 0xFFE00000
  16. #define ZYNQMP_TCM_SIZE 0x40000
  17. #define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
  18. #define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
  19. #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
  20. #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
  21. #define PS_MODE0 BIT(0)
  22. #define PS_MODE1 BIT(1)
  23. #define PS_MODE2 BIT(2)
  24. #define PS_MODE3 BIT(3)
  25. #define RESET_REASON_DEBUG_SYS BIT(6)
  26. #define RESET_REASON_SOFT BIT(5)
  27. #define RESET_REASON_SRST BIT(4)
  28. #define RESET_REASON_PSONLY BIT(3)
  29. #define RESET_REASON_PMU BIT(2)
  30. #define RESET_REASON_INTERNAL BIT(1)
  31. #define RESET_REASON_EXTERNAL BIT(0)
  32. struct crlapb_regs {
  33. u32 reserved0[36];
  34. u32 cpu_r5_ctrl; /* 0x90 */
  35. u32 reserved1[37];
  36. u32 timestamp_ref_ctrl; /* 0x128 */
  37. u32 reserved2[53];
  38. u32 boot_mode; /* 0x200 */
  39. u32 reserved3_0[7];
  40. u32 reset_reason; /* 0x220 */
  41. u32 reserved3_1[6];
  42. u32 rst_lpd_top; /* 0x23C */
  43. u32 reserved4[4];
  44. u32 boot_pin_ctrl; /* 0x250 */
  45. u32 reserved5[21];
  46. };
  47. #define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
  48. #define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
  49. #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
  50. #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
  51. struct iou_scntr_secure {
  52. u32 counter_control_register;
  53. u32 reserved0[7];
  54. u32 base_frequency_id_register;
  55. };
  56. #define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
  57. /* Bootmode setting values */
  58. #define BOOT_MODES_MASK 0x0000000F
  59. #define QSPI_MODE_24BIT 0x00000001
  60. #define QSPI_MODE_32BIT 0x00000002
  61. #define SD_MODE 0x00000003 /* sd 0 */
  62. #define SD_MODE1 0x00000005 /* sd 1 */
  63. #define NAND_MODE 0x00000004
  64. #define EMMC_MODE 0x00000006
  65. #define USB_MODE 0x00000007
  66. #define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */
  67. #define JTAG_MODE 0x00000000
  68. #define BOOT_MODE_USE_ALT 0x100
  69. #define BOOT_MODE_ALT_SHIFT 12
  70. /* SW secondary boot modes 0xa - 0xd */
  71. #define SW_USBHOST_MODE 0x0000000A
  72. #define SW_SATA_MODE 0x0000000B
  73. #define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
  74. struct iou_slcr_regs {
  75. u32 mio_pin[78];
  76. u32 reserved[442];
  77. };
  78. #define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
  79. #define ZYNQMP_RPU_BASEADDR 0xFF9A0000
  80. struct rpu_regs {
  81. u32 rpu_glbl_ctrl;
  82. u32 reserved0[63];
  83. u32 rpu0_cfg; /* 0x100 */
  84. u32 reserved1[63];
  85. u32 rpu1_cfg; /* 0x200 */
  86. };
  87. #define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
  88. #define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
  89. struct crfapb_regs {
  90. u32 reserved0[65];
  91. u32 rst_fpd_apu; /* 0x104 */
  92. u32 reserved1;
  93. };
  94. #define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
  95. #define ZYNQMP_APU_BASEADDR 0xFD5C0000
  96. struct apu_regs {
  97. u32 reserved0[16];
  98. u32 rvbar_addr0_l; /* 0x40 */
  99. u32 rvbar_addr0_h; /* 0x44 */
  100. u32 reserved1[20];
  101. };
  102. #define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
  103. /* Board version value */
  104. #define ZYNQMP_CSU_BASEADDR 0xFFCA0000
  105. #define ZYNQMP_CSU_VERSION_SILICON 0x0
  106. #define ZYNQMP_CSU_VERSION_QEMU 0x3
  107. #define ZYNQMP_CSU_VERSION_EMPTY_SHIFT 20
  108. #define ZYNQMP_SILICON_VER_MASK 0xF000
  109. #define ZYNQMP_SILICON_VER_SHIFT 12
  110. struct csu_regs {
  111. u32 reserved0[17];
  112. u32 version;
  113. };
  114. #define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
  115. #define ZYNQMP_PMU_BASEADDR 0xFFD80000
  116. struct pmu_regs {
  117. u32 reserved[18];
  118. u32 gen_storage6; /* 0x48 */
  119. };
  120. #define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR)
  121. #define ZYNQMP_CSU_IDCODE_ADDR 0xFFCA0040
  122. #define ZYNQMP_CSU_VER_ADDR 0xFFCA0044
  123. #endif /* _ASM_ARCH_HARDWARE_H */