mc.h 1.1 KB

1234567891011121314151617181920212223242526272829303132333435
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2014
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. #ifndef _TEGRA20_MC_H_
  7. #define _TEGRA20_MC_H_
  8. /**
  9. * Defines the memory controller registers we need/care about
  10. */
  11. struct mc_ctlr {
  12. u32 reserved0[3]; /* offset 0x00 - 0x08 */
  13. u32 mc_emem_cfg; /* offset 0x0C */
  14. u32 mc_emem_adr_cfg; /* offset 0x10 */
  15. u32 mc_emem_arb_cfg0; /* offset 0x14 */
  16. u32 mc_emem_arb_cfg1; /* offset 0x18 */
  17. u32 mc_emem_arb_cfg2; /* offset 0x1C */
  18. u32 reserved1; /* offset 0x20 */
  19. u32 mc_gart_cfg; /* offset 0x24 */
  20. u32 mc_gart_entry_addr; /* offset 0x28 */
  21. u32 mc_gart_entry_data; /* offset 0x2C */
  22. u32 mc_gart_error_req; /* offset 0x30 */
  23. u32 mc_gart_error_addr; /* offset 0x34 */
  24. u32 reserved2; /* offset 0x38 */
  25. u32 mc_timeout_ctrl; /* offset 0x3C */
  26. u32 reserved3[6]; /* offset 0x40 - 0x54 */
  27. u32 mc_decerr_emem_others_status; /* offset 0x58 */
  28. u32 mc_decerr_emem_others_adr; /* offset 0x5C */
  29. u32 reserved4[40]; /* offset 0x60 - 0xFC */
  30. u32 reserved5[93]; /* offset 0x100 - 0x270 */
  31. };
  32. #endif /* _TEGRA20_MC_H_ */