clock-tables.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (c) 2011 The Chromium OS Authors.
  4. * Copyright (c) 2010-2012 NVIDIA Corporation <www.nvidia.com>
  5. */
  6. /* Tegra20 clock PLL tables */
  7. #ifndef _CLOCK_TABLES_H_
  8. #define _CLOCK_TABLES_H_
  9. /* The PLLs supported by the hardware */
  10. enum clock_id {
  11. CLOCK_ID_FIRST,
  12. CLOCK_ID_CGENERAL = CLOCK_ID_FIRST,
  13. CLOCK_ID_MEMORY,
  14. CLOCK_ID_PERIPH,
  15. CLOCK_ID_AUDIO,
  16. CLOCK_ID_USB,
  17. CLOCK_ID_DISPLAY,
  18. /* now the simple ones */
  19. CLOCK_ID_FIRST_SIMPLE,
  20. CLOCK_ID_XCPU = CLOCK_ID_FIRST_SIMPLE,
  21. CLOCK_ID_EPCI,
  22. CLOCK_ID_SFROM32KHZ,
  23. /* These are the base clocks (inputs to the Tegra SOC) */
  24. CLOCK_ID_32KHZ,
  25. CLOCK_ID_OSC,
  26. CLOCK_ID_CLK_M,
  27. CLOCK_ID_COUNT, /* number of clocks */
  28. CLOCK_ID_NONE = -1,
  29. };
  30. /* The clocks supported by the hardware */
  31. enum periph_id {
  32. PERIPH_ID_FIRST,
  33. /* Low word: 31:0 */
  34. PERIPH_ID_CPU = PERIPH_ID_FIRST,
  35. PERIPH_ID_RESERVED1,
  36. PERIPH_ID_RESERVED2,
  37. PERIPH_ID_AC97,
  38. PERIPH_ID_RTC,
  39. PERIPH_ID_TMR,
  40. PERIPH_ID_UART1,
  41. PERIPH_ID_UART2,
  42. /* 8 */
  43. PERIPH_ID_GPIO,
  44. PERIPH_ID_SDMMC2,
  45. PERIPH_ID_SPDIF,
  46. PERIPH_ID_I2S1,
  47. PERIPH_ID_I2C1,
  48. PERIPH_ID_NDFLASH,
  49. PERIPH_ID_SDMMC1,
  50. PERIPH_ID_SDMMC4,
  51. /* 16 */
  52. PERIPH_ID_TWC,
  53. PERIPH_ID_PWM,
  54. PERIPH_ID_I2S2,
  55. PERIPH_ID_EPP,
  56. PERIPH_ID_VI,
  57. PERIPH_ID_2D,
  58. PERIPH_ID_USBD,
  59. PERIPH_ID_ISP,
  60. /* 24 */
  61. PERIPH_ID_3D,
  62. PERIPH_ID_IDE,
  63. PERIPH_ID_DISP2,
  64. PERIPH_ID_DISP1,
  65. PERIPH_ID_HOST1X,
  66. PERIPH_ID_VCP,
  67. PERIPH_ID_RESERVED30,
  68. PERIPH_ID_CACHE2,
  69. /* Middle word: 63:32 */
  70. PERIPH_ID_MEM,
  71. PERIPH_ID_AHBDMA,
  72. PERIPH_ID_APBDMA,
  73. PERIPH_ID_RESERVED35,
  74. PERIPH_ID_KBC,
  75. PERIPH_ID_STAT_MON,
  76. PERIPH_ID_PMC,
  77. PERIPH_ID_FUSE,
  78. /* 40 */
  79. PERIPH_ID_KFUSE,
  80. PERIPH_ID_SBC1,
  81. PERIPH_ID_SNOR,
  82. PERIPH_ID_SPI1,
  83. PERIPH_ID_SBC2,
  84. PERIPH_ID_XIO,
  85. PERIPH_ID_SBC3,
  86. PERIPH_ID_DVC_I2C,
  87. /* 48 */
  88. PERIPH_ID_DSI,
  89. PERIPH_ID_TVO,
  90. PERIPH_ID_MIPI,
  91. PERIPH_ID_HDMI,
  92. PERIPH_ID_CSI,
  93. PERIPH_ID_TVDAC,
  94. PERIPH_ID_I2C2,
  95. PERIPH_ID_UART3,
  96. /* 56 */
  97. PERIPH_ID_RESERVED56,
  98. PERIPH_ID_EMC,
  99. PERIPH_ID_USB2,
  100. PERIPH_ID_USB3,
  101. PERIPH_ID_MPE,
  102. PERIPH_ID_VDE,
  103. PERIPH_ID_BSEA,
  104. PERIPH_ID_BSEV,
  105. /* Upper word 95:64 */
  106. PERIPH_ID_SPEEDO,
  107. PERIPH_ID_UART4,
  108. PERIPH_ID_UART5,
  109. PERIPH_ID_I2C3,
  110. PERIPH_ID_SBC4,
  111. PERIPH_ID_SDMMC3,
  112. PERIPH_ID_PCIE,
  113. PERIPH_ID_OWR,
  114. /* 72 */
  115. PERIPH_ID_AFI,
  116. PERIPH_ID_CORESIGHT,
  117. PERIPH_ID_PCIEXCLK,
  118. PERIPH_ID_AVPUCQ,
  119. PERIPH_ID_RESERVED76,
  120. PERIPH_ID_RESERVED77,
  121. PERIPH_ID_RESERVED78,
  122. PERIPH_ID_RESERVED79,
  123. /* 80 */
  124. PERIPH_ID_RESERVED80,
  125. PERIPH_ID_RESERVED81,
  126. PERIPH_ID_RESERVED82,
  127. PERIPH_ID_RESERVED83,
  128. PERIPH_ID_IRAMA,
  129. PERIPH_ID_IRAMB,
  130. PERIPH_ID_IRAMC,
  131. PERIPH_ID_IRAMD,
  132. /* 88 */
  133. PERIPH_ID_CRAM2,
  134. PERIPH_ID_SYNC_CLK_DOUBLER,
  135. PERIPH_ID_CLK_M_DOUBLER,
  136. PERIPH_ID_RESERVED91,
  137. PERIPH_ID_SUS_OUT,
  138. PERIPH_ID_DEV2_OUT,
  139. PERIPH_ID_DEV1_OUT,
  140. PERIPH_ID_COUNT,
  141. PERIPH_ID_NONE = -1,
  142. };
  143. enum pll_out_id {
  144. PLL_OUT1,
  145. PLL_OUT2,
  146. PLL_OUT3,
  147. PLL_OUT4
  148. };
  149. /* Converts a clock number to a clock register: 0=L, 1=H, 2=U */
  150. #define PERIPH_REG(id) ((id) >> 5)
  151. /* Mask value for a clock (within PERIPH_REG(id)) */
  152. #define PERIPH_MASK(id) (1 << ((id) & 0x1f))
  153. /* return 1 if a PLL ID is in range, and not a simple PLL */
  154. #define clock_id_is_pll(id) ((id) >= CLOCK_ID_FIRST && \
  155. (id) < CLOCK_ID_FIRST_SIMPLE)
  156. /* return 1 if a peripheral ID is in range */
  157. #define clock_periph_id_isvalid(id) ((id) >= PERIPH_ID_FIRST && \
  158. (id) < PERIPH_ID_COUNT)
  159. #endif /* _CLOCK_TABLES_H_ */