sysctr.h 811 B

12345678910111213141516171819202122232425
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2013
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. #ifndef _TEGRA124_SYSCTR_H_
  7. #define _TEGRA124_SYSCTR_H_
  8. struct sysctr_ctlr {
  9. u32 cntcr; /* 0x00: SYSCTR0_CNTCR Counter Control */
  10. u32 cntsr; /* 0x04: SYSCTR0_CNTSR Counter Status */
  11. u32 cntcv0; /* 0x08: SYSCTR0_CNTCV0 Counter Count 31:00 */
  12. u32 cntcv1; /* 0x0C: SYSCTR0_CNTCV1 Counter Count 63:32 */
  13. u32 reserved1[4]; /* 0x10 - 0x1C */
  14. u32 cntfid0; /* 0x20: SYSCTR0_CNTFID0 Freq Table Entry */
  15. u32 cntfid1; /* 0x24: SYSCTR0_CNTFID1 Freq Table End */
  16. u32 reserved2[1002]; /* 0x28 - 0xFCC */
  17. u32 counterid[12]; /* 0xFD0 - 0xFxx CounterID regs, RO */
  18. };
  19. #define TSC_CNTCR_ENABLE (1 << 0) /* Enable */
  20. #define TSC_CNTCR_HDBG (1 << 1) /* Halt on debug */
  21. #endif /* _TEGRA124_SYSCTR_H_ */