clock-tables.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2013
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. /* Tegra124 clock PLL tables */
  7. #ifndef _TEGRA124_CLOCK_TABLES_H_
  8. #define _TEGRA124_CLOCK_TABLES_H_
  9. /* The PLLs supported by the hardware */
  10. enum clock_id {
  11. CLOCK_ID_FIRST,
  12. CLOCK_ID_CGENERAL = CLOCK_ID_FIRST,
  13. CLOCK_ID_MEMORY,
  14. CLOCK_ID_PERIPH,
  15. CLOCK_ID_AUDIO,
  16. CLOCK_ID_USB,
  17. CLOCK_ID_DISPLAY,
  18. /* now the simple ones */
  19. CLOCK_ID_FIRST_SIMPLE,
  20. CLOCK_ID_XCPU = CLOCK_ID_FIRST_SIMPLE,
  21. CLOCK_ID_EPCI,
  22. CLOCK_ID_SFROM32KHZ,
  23. CLOCK_ID_DP, /* Special for Tegra124 */
  24. /* These are the base clocks (inputs to the Tegra SoC) */
  25. CLOCK_ID_32KHZ,
  26. CLOCK_ID_OSC,
  27. CLOCK_ID_CLK_M,
  28. CLOCK_ID_COUNT, /* number of PLLs */
  29. /*
  30. * These are clock IDs that are used in table clock_source[][]
  31. * but will not be assigned as a clock source for any peripheral.
  32. */
  33. CLOCK_ID_DISPLAY2,
  34. CLOCK_ID_CGENERAL2,
  35. CLOCK_ID_CGENERAL3,
  36. CLOCK_ID_MEMORY2,
  37. CLOCK_ID_SRC2,
  38. CLOCK_ID_NONE = -1,
  39. };
  40. /* The clocks supported by the hardware */
  41. enum periph_id {
  42. PERIPH_ID_FIRST,
  43. /* Low word: 31:0 (DEVICES_L) */
  44. PERIPH_ID_CPU = PERIPH_ID_FIRST,
  45. PERIPH_ID_COP,
  46. PERIPH_ID_TRIGSYS,
  47. PERIPH_ID_ISPB,
  48. PERIPH_ID_RESERVED4,
  49. PERIPH_ID_TMR,
  50. PERIPH_ID_UART1,
  51. PERIPH_ID_UART2,
  52. /* 8 */
  53. PERIPH_ID_GPIO,
  54. PERIPH_ID_SDMMC2,
  55. PERIPH_ID_SPDIF,
  56. PERIPH_ID_I2S1,
  57. PERIPH_ID_I2C1,
  58. PERIPH_ID_RESERVED13,
  59. PERIPH_ID_SDMMC1,
  60. PERIPH_ID_SDMMC4,
  61. /* 16 */
  62. PERIPH_ID_TCW,
  63. PERIPH_ID_PWM,
  64. PERIPH_ID_I2S2,
  65. PERIPH_ID_RESERVED19,
  66. PERIPH_ID_VI,
  67. PERIPH_ID_RESERVED21,
  68. PERIPH_ID_USBD,
  69. PERIPH_ID_ISP,
  70. /* 24 */
  71. PERIPH_ID_RESERVED24,
  72. PERIPH_ID_RESERVED25,
  73. PERIPH_ID_DISP2,
  74. PERIPH_ID_DISP1,
  75. PERIPH_ID_HOST1X,
  76. PERIPH_ID_VCP,
  77. PERIPH_ID_I2S0,
  78. PERIPH_ID_CACHE2,
  79. /* Middle word: 63:32 (DEVICES_H) */
  80. PERIPH_ID_MEM,
  81. PERIPH_ID_AHBDMA,
  82. PERIPH_ID_APBDMA,
  83. PERIPH_ID_RESERVED35,
  84. PERIPH_ID_RESERVED36,
  85. PERIPH_ID_STAT_MON,
  86. PERIPH_ID_RESERVED38,
  87. PERIPH_ID_FUSE,
  88. /* 40 */
  89. PERIPH_ID_KFUSE,
  90. PERIPH_ID_SBC1,
  91. PERIPH_ID_SNOR,
  92. PERIPH_ID_RESERVED43,
  93. PERIPH_ID_SBC2,
  94. PERIPH_ID_XIO,
  95. PERIPH_ID_SBC3,
  96. PERIPH_ID_I2C5,
  97. /* 48 */
  98. PERIPH_ID_DSI,
  99. PERIPH_ID_RESERVED49,
  100. PERIPH_ID_HSI,
  101. PERIPH_ID_HDMI,
  102. PERIPH_ID_CSI,
  103. PERIPH_ID_RESERVED53,
  104. PERIPH_ID_I2C2,
  105. PERIPH_ID_UART3,
  106. /* 56 */
  107. PERIPH_ID_MIPI_CAL,
  108. PERIPH_ID_EMC,
  109. PERIPH_ID_USB2,
  110. PERIPH_ID_USB3,
  111. PERIPH_ID_RESERVED60,
  112. PERIPH_ID_VDE,
  113. PERIPH_ID_BSEA,
  114. PERIPH_ID_BSEV,
  115. /* Upper word 95:64 (DEVICES_U) */
  116. PERIPH_ID_RESERVED64,
  117. PERIPH_ID_UART4,
  118. PERIPH_ID_UART5,
  119. PERIPH_ID_I2C3,
  120. PERIPH_ID_SBC4,
  121. PERIPH_ID_SDMMC3,
  122. PERIPH_ID_PCIE,
  123. PERIPH_ID_OWR,
  124. /* 72 */
  125. PERIPH_ID_AFI,
  126. PERIPH_ID_CORESIGHT,
  127. PERIPH_ID_PCIEXCLK,
  128. PERIPH_ID_AVPUCQ,
  129. PERIPH_ID_LA,
  130. PERIPH_ID_TRACECLKIN,
  131. PERIPH_ID_SOC_THERM,
  132. PERIPH_ID_DTV,
  133. /* 80 */
  134. PERIPH_ID_RESERVED80,
  135. PERIPH_ID_I2CSLOW,
  136. PERIPH_ID_DSIB,
  137. PERIPH_ID_TSEC,
  138. PERIPH_ID_RESERVED84,
  139. PERIPH_ID_RESERVED85,
  140. PERIPH_ID_RESERVED86,
  141. PERIPH_ID_EMUCIF,
  142. /* 88 */
  143. PERIPH_ID_RESERVED88,
  144. PERIPH_ID_XUSB_HOST,
  145. PERIPH_ID_RESERVED90,
  146. PERIPH_ID_MSENC,
  147. PERIPH_ID_RESERVED92,
  148. PERIPH_ID_RESERVED93,
  149. PERIPH_ID_RESERVED94,
  150. PERIPH_ID_XUSB_DEV,
  151. PERIPH_ID_VW_FIRST,
  152. /* V word: 31:0 */
  153. PERIPH_ID_CPUG = PERIPH_ID_VW_FIRST,
  154. PERIPH_ID_CPULP,
  155. PERIPH_ID_V_RESERVED2,
  156. PERIPH_ID_MSELECT,
  157. PERIPH_ID_V_RESERVED4,
  158. PERIPH_ID_I2S3,
  159. PERIPH_ID_I2S4,
  160. PERIPH_ID_I2C4,
  161. /* 104 */
  162. PERIPH_ID_SBC5,
  163. PERIPH_ID_SBC6,
  164. PERIPH_ID_AUDIO,
  165. PERIPH_ID_APBIF,
  166. PERIPH_ID_DAM0,
  167. PERIPH_ID_DAM1,
  168. PERIPH_ID_DAM2,
  169. PERIPH_ID_HDA2CODEC2X,
  170. /* 112 */
  171. PERIPH_ID_ATOMICS,
  172. PERIPH_ID_V_RESERVED17,
  173. PERIPH_ID_V_RESERVED18,
  174. PERIPH_ID_V_RESERVED19,
  175. PERIPH_ID_V_RESERVED20,
  176. PERIPH_ID_V_RESERVED21,
  177. PERIPH_ID_V_RESERVED22,
  178. PERIPH_ID_ACTMON,
  179. /* 120 */
  180. PERIPH_ID_EXTPERIPH1,
  181. PERIPH_ID_EXTPERIPH2,
  182. PERIPH_ID_EXTPERIPH3,
  183. PERIPH_ID_OOB,
  184. PERIPH_ID_SATA,
  185. PERIPH_ID_HDA,
  186. PERIPH_ID_V_RESERVED30,
  187. PERIPH_ID_V_RESERVED31,
  188. /* W word: 31:0 */
  189. PERIPH_ID_HDA2HDMICODEC,
  190. PERIPH_ID_SATACOLD,
  191. PERIPH_ID_W_RESERVED2,
  192. PERIPH_ID_W_RESERVED3,
  193. PERIPH_ID_W_RESERVED4,
  194. PERIPH_ID_W_RESERVED5,
  195. PERIPH_ID_W_RESERVED6,
  196. PERIPH_ID_W_RESERVED7,
  197. /* 136 */
  198. PERIPH_ID_CEC,
  199. PERIPH_ID_W_RESERVED9,
  200. PERIPH_ID_W_RESERVED10,
  201. PERIPH_ID_W_RESERVED11,
  202. PERIPH_ID_W_RESERVED12,
  203. PERIPH_ID_W_RESERVED13,
  204. PERIPH_ID_XUSB_PADCTL,
  205. PERIPH_ID_W_RESERVED15,
  206. /* 144 */
  207. PERIPH_ID_W_RESERVED16,
  208. PERIPH_ID_W_RESERVED17,
  209. PERIPH_ID_W_RESERVED18,
  210. PERIPH_ID_W_RESERVED19,
  211. PERIPH_ID_W_RESERVED20,
  212. PERIPH_ID_ENTROPY,
  213. PERIPH_ID_DDS,
  214. PERIPH_ID_W_RESERVED23,
  215. /* 152 */
  216. PERIPH_ID_DP2,
  217. PERIPH_ID_AMX0,
  218. PERIPH_ID_ADX0,
  219. PERIPH_ID_DVFS,
  220. PERIPH_ID_XUSB_SS,
  221. PERIPH_ID_W_RESERVED29,
  222. PERIPH_ID_W_RESERVED30,
  223. PERIPH_ID_W_RESERVED31,
  224. PERIPH_ID_X_FIRST,
  225. /* X word: 31:0 */
  226. PERIPH_ID_SPARE = PERIPH_ID_X_FIRST,
  227. PERIPH_ID_X_RESERVED1,
  228. PERIPH_ID_X_RESERVED2,
  229. PERIPH_ID_X_RESERVED3,
  230. PERIPH_ID_CAM_MCLK,
  231. PERIPH_ID_CAM_MCLK2,
  232. PERIPH_ID_I2C6,
  233. PERIPH_ID_X_RESERVED7,
  234. /* 168 */
  235. PERIPH_ID_X_RESERVED8,
  236. PERIPH_ID_X_RESERVED9,
  237. PERIPH_ID_X_RESERVED10,
  238. PERIPH_ID_VIM2_CLK,
  239. PERIPH_ID_X_RESERVED12,
  240. PERIPH_ID_X_RESERVED13,
  241. PERIPH_ID_EMC_DLL,
  242. PERIPH_ID_X_RESERVED15,
  243. /* 176 */
  244. PERIPH_ID_HDMI_AUDIO,
  245. PERIPH_ID_CLK72MHZ,
  246. PERIPH_ID_VIC,
  247. PERIPH_ID_X_RESERVED19,
  248. PERIPH_ID_ADX1,
  249. PERIPH_ID_DPAUX,
  250. PERIPH_ID_SOR0,
  251. PERIPH_ID_X_RESERVED23,
  252. /* 184 */
  253. PERIPH_ID_GPU,
  254. PERIPH_ID_AMX1,
  255. PERIPH_ID_AFC5,
  256. PERIPH_ID_AFC4,
  257. PERIPH_ID_AFC3,
  258. PERIPH_ID_AFC2,
  259. PERIPH_ID_AFC1,
  260. PERIPH_ID_AFC0,
  261. PERIPH_ID_COUNT,
  262. PERIPH_ID_NONE = -1,
  263. };
  264. enum pll_out_id {
  265. PLL_OUT1,
  266. PLL_OUT2,
  267. PLL_OUT3,
  268. PLL_OUT4
  269. };
  270. /*
  271. * Clock peripheral IDs which sadly don't match up with PERIPH_ID. we want
  272. * callers to use the PERIPH_ID for all access to peripheral clocks to avoid
  273. * confusion bewteen PERIPH_ID_... and PERIPHC_...
  274. *
  275. * We don't call this CLOCK_PERIPH_ID or PERIPH_CLOCK_ID as it would just be
  276. * confusing.
  277. */
  278. enum periphc_internal_id {
  279. /* 0x00 */
  280. PERIPHC_I2S1,
  281. PERIPHC_I2S2,
  282. PERIPHC_SPDIF_OUT,
  283. PERIPHC_SPDIF_IN,
  284. PERIPHC_PWM,
  285. PERIPHC_05h,
  286. PERIPHC_SBC2,
  287. PERIPHC_SBC3,
  288. /* 0x08 */
  289. PERIPHC_08h,
  290. PERIPHC_I2C1,
  291. PERIPHC_I2C5,
  292. PERIPHC_0bh,
  293. PERIPHC_0ch,
  294. PERIPHC_SBC1,
  295. PERIPHC_DISP1,
  296. PERIPHC_DISP2,
  297. /* 0x10 */
  298. PERIPHC_10h,
  299. PERIPHC_11h,
  300. PERIPHC_VI,
  301. PERIPHC_13h,
  302. PERIPHC_SDMMC1,
  303. PERIPHC_SDMMC2,
  304. PERIPHC_G3D,
  305. PERIPHC_G2D,
  306. /* 0x18 */
  307. PERIPHC_18h,
  308. PERIPHC_SDMMC4,
  309. PERIPHC_VFIR,
  310. PERIPHC_1Bh,
  311. PERIPHC_1Ch,
  312. PERIPHC_HSI,
  313. PERIPHC_UART1,
  314. PERIPHC_UART2,
  315. /* 0x20 */
  316. PERIPHC_HOST1X,
  317. PERIPHC_21h,
  318. PERIPHC_22h,
  319. PERIPHC_HDMI,
  320. PERIPHC_24h,
  321. PERIPHC_25h,
  322. PERIPHC_I2C2,
  323. PERIPHC_EMC,
  324. /* 0x28 */
  325. PERIPHC_UART3,
  326. PERIPHC_29h,
  327. PERIPHC_VI_SENSOR,
  328. PERIPHC_2bh,
  329. PERIPHC_2ch,
  330. PERIPHC_SBC4,
  331. PERIPHC_I2C3,
  332. PERIPHC_SDMMC3,
  333. /* 0x30 */
  334. PERIPHC_UART4,
  335. PERIPHC_UART5,
  336. PERIPHC_VDE,
  337. PERIPHC_OWR,
  338. PERIPHC_NOR,
  339. PERIPHC_CSITE,
  340. PERIPHC_I2S0,
  341. PERIPHC_DTV,
  342. /* 0x38 */
  343. PERIPHC_38h,
  344. PERIPHC_39h,
  345. PERIPHC_3ah,
  346. PERIPHC_3bh,
  347. PERIPHC_MSENC,
  348. PERIPHC_TSEC,
  349. PERIPHC_3eh,
  350. PERIPHC_OSC,
  351. PERIPHC_VW_FIRST,
  352. /* 0x40 */
  353. PERIPHC_40h = PERIPHC_VW_FIRST,
  354. PERIPHC_MSELECT,
  355. PERIPHC_TSENSOR,
  356. PERIPHC_I2S3,
  357. PERIPHC_I2S4,
  358. PERIPHC_I2C4,
  359. PERIPHC_SBC5,
  360. PERIPHC_SBC6,
  361. /* 0x48 */
  362. PERIPHC_AUDIO,
  363. PERIPHC_49h,
  364. PERIPHC_DAM0,
  365. PERIPHC_DAM1,
  366. PERIPHC_DAM2,
  367. PERIPHC_HDA2CODEC2X,
  368. PERIPHC_ACTMON,
  369. PERIPHC_EXTPERIPH1,
  370. /* 0x50 */
  371. PERIPHC_EXTPERIPH2,
  372. PERIPHC_EXTPERIPH3,
  373. PERIPHC_52h,
  374. PERIPHC_I2CSLOW,
  375. PERIPHC_SYS,
  376. PERIPHC_55h,
  377. PERIPHC_56h,
  378. PERIPHC_57h,
  379. /* 0x58 */
  380. PERIPHC_58h,
  381. PERIPHC_SOR,
  382. PERIPHC_5ah,
  383. PERIPHC_5bh,
  384. PERIPHC_SATAOOB,
  385. PERIPHC_SATA,
  386. PERIPHC_HDA, /* 0x428 */
  387. PERIPHC_5fh,
  388. PERIPHC_X_FIRST,
  389. /* 0x60 */
  390. PERIPHC_XUSB_CORE_HOST = PERIPHC_X_FIRST, /* 0x600 */
  391. PERIPHC_XUSB_FALCON,
  392. PERIPHC_XUSB_FS,
  393. PERIPHC_XUSB_CORE_DEV,
  394. PERIPHC_XUSB_SS,
  395. PERIPHC_CILAB,
  396. PERIPHC_CILCD,
  397. PERIPHC_CILE,
  398. /* 0x68 */
  399. PERIPHC_DSIA_LP,
  400. PERIPHC_DSIB_LP,
  401. PERIPHC_ENTROPY,
  402. PERIPHC_DVFS_REF,
  403. PERIPHC_DVFS_SOC,
  404. PERIPHC_TRACECLKIN,
  405. PERIPHC_ADX0,
  406. PERIPHC_AMX0,
  407. /* 0x70 */
  408. PERIPHC_EMC_LATENCY,
  409. PERIPHC_SOC_THERM,
  410. PERIPHC_72h,
  411. PERIPHC_73h,
  412. PERIPHC_74h,
  413. PERIPHC_75h,
  414. PERIPHC_VI_SENSOR2,
  415. PERIPHC_I2C6,
  416. /* 0x78 */
  417. PERIPHC_78h,
  418. PERIPHC_EMC_DLL,
  419. PERIPHC_HDMI_AUDIO,
  420. PERIPHC_CLK72MHZ,
  421. PERIPHC_ADX1,
  422. PERIPHC_AMX1,
  423. PERIPHC_VIC,
  424. PERIPHC_7fh,
  425. PERIPHC_COUNT,
  426. PERIPHC_NONE = -1,
  427. };
  428. /* Converts a clock number to a clock register: 0=L, 1=H, 2=U, 0=V, 1=W */
  429. #define PERIPH_REG(id) \
  430. (id < PERIPH_ID_VW_FIRST) ? \
  431. ((id) >> 5) : ((id - PERIPH_ID_VW_FIRST) >> 5)
  432. /* Mask value for a clock (within PERIPH_REG(id)) */
  433. #define PERIPH_MASK(id) (1 << ((id) & 0x1f))
  434. /* return 1 if a PLL ID is in range */
  435. #define clock_id_is_pll(id) ((id) >= CLOCK_ID_FIRST && (id) < CLOCK_ID_COUNT)
  436. /* return 1 if a peripheral ID is in range */
  437. #define clock_periph_id_isvalid(id) ((id) >= PERIPH_ID_FIRST && \
  438. (id) < PERIPH_ID_COUNT)
  439. #endif /* _TEGRA124_CLOCK_TABLES_H_ */