grf_rk3399.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  4. */
  5. #ifndef __SOC_ROCKCHIP_RK3399_GRF_H__
  6. #define __SOC_ROCKCHIP_RK3399_GRF_H__
  7. struct rk3399_grf_regs {
  8. u32 reserved[0x800];
  9. u32 usb3_perf_con0;
  10. u32 usb3_perf_con1;
  11. u32 usb3_perf_con2;
  12. u32 usb3_perf_rd_max_latency_num;
  13. u32 usb3_perf_rd_latency_samp_num;
  14. u32 usb3_perf_rd_latency_acc_num;
  15. u32 usb3_perf_rd_axi_total_byte;
  16. u32 usb3_perf_wr_axi_total_byte;
  17. u32 usb3_perf_working_cnt;
  18. u32 reserved1[0x103];
  19. u32 usb3otg0_con0;
  20. u32 usb3otg0_con1;
  21. u32 reserved2[2];
  22. u32 usb3otg1_con0;
  23. u32 usb3otg1_con1;
  24. u32 reserved3[2];
  25. u32 usb3otg0_status_lat0;
  26. u32 usb3otg0_status_lat1;
  27. u32 usb3otg0_status_cb;
  28. u32 reserved4;
  29. u32 usb3otg1_status_lat0;
  30. u32 usb3otg1_status_lat1;
  31. u32 usb3ogt1_status_cb;
  32. u32 reserved5[0x6e5];
  33. u32 pcie_perf_con0;
  34. u32 pcie_perf_con1;
  35. u32 pcie_perf_con2;
  36. u32 pcie_perf_rd_max_latency_num;
  37. u32 pcie_perf_rd_latency_samp_num;
  38. u32 pcie_perf_rd_laterncy_acc_num;
  39. u32 pcie_perf_rd_axi_total_byte;
  40. u32 pcie_perf_wr_axi_total_byte;
  41. u32 pcie_perf_working_cnt;
  42. u32 reserved6[0x37];
  43. u32 usb20_host0_con0;
  44. u32 usb20_host0_con1;
  45. u32 reserved7[2];
  46. u32 usb20_host1_con0;
  47. u32 usb20_host1_con1;
  48. u32 reserved8[2];
  49. u32 hsic_con0;
  50. u32 hsic_con1;
  51. u32 reserved9[6];
  52. u32 grf_usbhost0_status;
  53. u32 grf_usbhost1_Status;
  54. u32 grf_hsic_status;
  55. u32 reserved10[0xc9];
  56. u32 hsicphy_con0;
  57. u32 reserved11[3];
  58. u32 usbphy0_ctrl[26];
  59. u32 reserved12[6];
  60. u32 usbphy1[26];
  61. u32 reserved13[0x72f];
  62. u32 soc_con9;
  63. u32 reserved14[0x0a];
  64. u32 soc_con20;
  65. u32 soc_con21;
  66. u32 soc_con22;
  67. u32 soc_con23;
  68. u32 soc_con24;
  69. u32 soc_con25;
  70. u32 soc_con26;
  71. u32 reserved15[0xf65];
  72. u32 cpu_con[4];
  73. u32 reserved16[0x1c];
  74. u32 cpu_status[6];
  75. u32 reserved17[0x1a];
  76. u32 a53_perf_con[4];
  77. u32 a53_perf_rd_mon_st;
  78. u32 a53_perf_rd_mon_end;
  79. u32 a53_perf_wr_mon_st;
  80. u32 a53_perf_wr_mon_end;
  81. u32 a53_perf_rd_max_latency_num;
  82. u32 a53_perf_rd_latency_samp_num;
  83. u32 a53_perf_rd_laterncy_acc_num;
  84. u32 a53_perf_rd_axi_total_byte;
  85. u32 a53_perf_wr_axi_total_byte;
  86. u32 a53_perf_working_cnt;
  87. u32 a53_perf_int_status;
  88. u32 reserved18[0x31];
  89. u32 a72_perf_con[4];
  90. u32 a72_perf_rd_mon_st;
  91. u32 a72_perf_rd_mon_end;
  92. u32 a72_perf_wr_mon_st;
  93. u32 a72_perf_wr_mon_end;
  94. u32 a72_perf_rd_max_latency_num;
  95. u32 a72_perf_rd_latency_samp_num;
  96. u32 a72_perf_rd_laterncy_acc_num;
  97. u32 a72_perf_rd_axi_total_byte;
  98. u32 a72_perf_wr_axi_total_byte;
  99. u32 a72_perf_working_cnt;
  100. u32 a72_perf_int_status;
  101. u32 reserved19[0x7f6];
  102. u32 soc_con5;
  103. u32 soc_con6;
  104. u32 reserved20[0x779];
  105. u32 gpio2a_iomux;
  106. union {
  107. u32 iomux_spi2;
  108. u32 gpio2b_iomux;
  109. };
  110. union {
  111. u32 gpio2c_iomux;
  112. u32 iomux_spi5;
  113. };
  114. u32 gpio2d_iomux;
  115. union {
  116. u32 gpio3a_iomux;
  117. u32 iomux_spi0;
  118. };
  119. u32 gpio3b_iomux;
  120. u32 gpio3c_iomux;
  121. union {
  122. u32 iomux_i2s0;
  123. u32 gpio3d_iomux;
  124. };
  125. union {
  126. u32 iomux_i2sclk;
  127. u32 gpio4a_iomux;
  128. };
  129. union {
  130. u32 iomux_sdmmc;
  131. u32 iomux_uart2a;
  132. u32 gpio4b_iomux;
  133. };
  134. union {
  135. u32 iomux_pwm_0;
  136. u32 iomux_pwm_1;
  137. u32 iomux_uart2b;
  138. u32 iomux_uart2c;
  139. u32 iomux_edp_hotplug;
  140. u32 gpio4c_iomux;
  141. };
  142. u32 gpio4d_iomux;
  143. u32 reserved21[4];
  144. u32 gpio2_p[4];
  145. u32 gpio3_p[4];
  146. u32 gpio4_p[4];
  147. u32 reserved22[4];
  148. u32 gpio2_sr[3][4];
  149. u32 reserved23[4];
  150. u32 gpio2_smt[3][4];
  151. u32 reserved24[(0xe100 - 0xe0ec)/4 - 1];
  152. u32 gpio2_e[4];
  153. u32 gpio3_e[7];
  154. u32 gpio4_e[5];
  155. u32 reserved24a[(0xe200 - 0xe13c)/4 - 1];
  156. u32 soc_con0;
  157. u32 soc_con1;
  158. u32 soc_con2;
  159. u32 soc_con3;
  160. u32 soc_con4;
  161. u32 soc_con5_pcie;
  162. u32 reserved25;
  163. u32 soc_con7;
  164. u32 soc_con8;
  165. u32 soc_con9_pcie;
  166. u32 reserved26[0x1e];
  167. u32 soc_status[6];
  168. u32 reserved27[0x32];
  169. u32 ddrc0_con0;
  170. u32 ddrc0_con1;
  171. u32 ddrc1_con0;
  172. u32 ddrc1_con1;
  173. u32 reserved28[0xac];
  174. u32 io_vsel;
  175. u32 saradc_testbit;
  176. u32 tsadc_testbit_l;
  177. u32 tsadc_testbit_h;
  178. u32 reserved29[0x6c];
  179. u32 chip_id_addr;
  180. u32 reserved30[0x1f];
  181. u32 fast_boot_addr;
  182. u32 reserved31[0x1df];
  183. u32 emmccore_con[12];
  184. u32 reserved32[4];
  185. u32 emmccore_status[4];
  186. u32 reserved33[0x1cc];
  187. u32 emmcphy_con[7];
  188. u32 reserved34;
  189. u32 emmcphy_status;
  190. };
  191. check_member(rk3399_grf_regs, emmcphy_status, 0xf7a0);
  192. struct rk3399_pmugrf_regs {
  193. union {
  194. u32 iomux_pwm_3a;
  195. u32 gpio0a_iomux;
  196. };
  197. u32 gpio0b_iomux;
  198. u32 reserved0[2];
  199. union {
  200. u32 spi1_rxd;
  201. u32 tsadc_int;
  202. u32 gpio1a_iomux;
  203. };
  204. union {
  205. u32 spi1_csclktx;
  206. u32 iomux_pwm_3b;
  207. u32 iomux_i2c0_sda;
  208. u32 gpio1b_iomux;
  209. };
  210. union {
  211. u32 iomux_pwm_2;
  212. u32 iomux_i2c0_scl;
  213. u32 gpio1c_iomux;
  214. };
  215. u32 gpio1d_iomux;
  216. u32 reserved1[8];
  217. u32 gpio0_p[2];
  218. u32 reserved2[2];
  219. u32 gpio1_p[4];
  220. u32 reserved3[8];
  221. u32 gpio0a_e;
  222. u32 reserved4;
  223. u32 gpio0b_e;
  224. u32 reserved5[5];
  225. u32 gpio1a_e;
  226. u32 reserved6;
  227. u32 gpio1b_e;
  228. u32 reserved7;
  229. u32 gpio1c_e;
  230. u32 reserved8;
  231. u32 gpio1d_e;
  232. u32 reserved9[0x11];
  233. u32 gpio0l_sr;
  234. u32 reserved10;
  235. u32 gpio1l_sr;
  236. u32 gpio1h_sr;
  237. u32 reserved11[4];
  238. u32 gpio0a_smt;
  239. u32 gpio0b_smt;
  240. u32 reserved12[2];
  241. u32 gpio1a_smt;
  242. u32 gpio1b_smt;
  243. u32 gpio1c_smt;
  244. u32 gpio1d_smt;
  245. u32 reserved13[8];
  246. u32 gpio0l_he;
  247. u32 reserved14;
  248. u32 gpio1l_he;
  249. u32 gpio1h_he;
  250. u32 reserved15[4];
  251. u32 soc_con0;
  252. u32 reserved16[9];
  253. u32 soc_con10;
  254. u32 soc_con11;
  255. u32 reserved17[0x24];
  256. u32 pmupvtm_con0;
  257. u32 pmupvtm_con1;
  258. u32 pmupvtm_status0;
  259. u32 pmupvtm_status1;
  260. u32 grf_osc_e;
  261. u32 reserved18[0x2b];
  262. u32 os_reg0;
  263. u32 os_reg1;
  264. u32 os_reg2;
  265. u32 os_reg3;
  266. };
  267. check_member(rk3399_pmugrf_regs, os_reg3, 0x30c);
  268. struct rk3399_pmusgrf_regs {
  269. u32 ddr_rgn_con[35];
  270. u32 reserved[0x1fe5];
  271. u32 soc_con8;
  272. u32 soc_con9;
  273. u32 soc_con10;
  274. u32 soc_con11;
  275. u32 soc_con12;
  276. u32 soc_con13;
  277. u32 soc_con14;
  278. u32 soc_con15;
  279. u32 reserved1[3];
  280. u32 soc_con19;
  281. u32 soc_con20;
  282. u32 soc_con21;
  283. u32 soc_con22;
  284. u32 reserved2[0x29];
  285. u32 perilp_con[9];
  286. u32 reserved4[7];
  287. u32 perilp_status;
  288. u32 reserved5[0xfaf];
  289. u32 soc_con0;
  290. u32 soc_con1;
  291. u32 reserved6[0x3e];
  292. u32 pmu_con[9];
  293. u32 reserved7[0x17];
  294. u32 fast_boot_addr;
  295. u32 reserved8[0x1f];
  296. u32 efuse_prg_mask;
  297. u32 efuse_read_mask;
  298. u32 reserved9[0x0e];
  299. u32 pmu_slv_con0;
  300. u32 pmu_slv_con1;
  301. u32 reserved10[0x771];
  302. u32 soc_con3;
  303. u32 soc_con4;
  304. u32 soc_con5;
  305. u32 soc_con6;
  306. u32 soc_con7;
  307. u32 reserved11[8];
  308. u32 soc_con16;
  309. u32 soc_con17;
  310. u32 soc_con18;
  311. u32 reserved12[0xdd];
  312. u32 slv_secure_con0;
  313. u32 slv_secure_con1;
  314. u32 reserved13;
  315. u32 slv_secure_con2;
  316. u32 slv_secure_con3;
  317. u32 slv_secure_con4;
  318. };
  319. check_member(rk3399_pmusgrf_regs, slv_secure_con4, 0xe3d4);
  320. enum {
  321. /* GRF_GPIO2A_IOMUX */
  322. GRF_GPIO2A0_SEL_SHIFT = 0,
  323. GRF_GPIO2A0_SEL_MASK = 3 << GRF_GPIO2A0_SEL_SHIFT,
  324. GRF_I2C2_SDA = 2,
  325. GRF_GPIO2A1_SEL_SHIFT = 2,
  326. GRF_GPIO2A1_SEL_MASK = 3 << GRF_GPIO2A1_SEL_SHIFT,
  327. GRF_I2C2_SCL = 2,
  328. GRF_GPIO2A7_SEL_SHIFT = 14,
  329. GRF_GPIO2A7_SEL_MASK = 3 << GRF_GPIO2A7_SEL_SHIFT,
  330. GRF_I2C7_SDA = 2,
  331. /* GRF_GPIO2B_IOMUX */
  332. GRF_GPIO2B0_SEL_SHIFT = 0,
  333. GRF_GPIO2B0_SEL_MASK = 3 << GRF_GPIO2B0_SEL_SHIFT,
  334. GRF_I2C7_SCL = 2,
  335. GRF_GPIO2B1_SEL_SHIFT = 2,
  336. GRF_GPIO2B1_SEL_MASK = 3 << GRF_GPIO2B1_SEL_SHIFT,
  337. GRF_SPI2TPM_RXD = 1,
  338. GRF_I2C6_SDA = 2,
  339. GRF_GPIO2B2_SEL_SHIFT = 4,
  340. GRF_GPIO2B2_SEL_MASK = 3 << GRF_GPIO2B2_SEL_SHIFT,
  341. GRF_SPI2TPM_TXD = 1,
  342. GRF_I2C6_SCL = 2,
  343. GRF_GPIO2B3_SEL_SHIFT = 6,
  344. GRF_GPIO2B3_SEL_MASK = 3 << GRF_GPIO2B3_SEL_SHIFT,
  345. GRF_SPI2TPM_CLK = 1,
  346. GRF_GPIO2B4_SEL_SHIFT = 8,
  347. GRF_GPIO2B4_SEL_MASK = 3 << GRF_GPIO2B4_SEL_SHIFT,
  348. GRF_SPI2TPM_CSN0 = 1,
  349. /* GRF_GPIO2C_IOMUX */
  350. GRF_GPIO2C0_SEL_SHIFT = 0,
  351. GRF_GPIO2C0_SEL_MASK = 3 << GRF_GPIO2C0_SEL_SHIFT,
  352. GRF_UART0BT_SIN = 1,
  353. GRF_GPIO2C1_SEL_SHIFT = 2,
  354. GRF_GPIO2C1_SEL_MASK = 3 << GRF_GPIO2C1_SEL_SHIFT,
  355. GRF_UART0BT_SOUT = 1,
  356. GRF_GPIO2C4_SEL_SHIFT = 8,
  357. GRF_GPIO2C4_SEL_MASK = 3 << GRF_GPIO2C4_SEL_SHIFT,
  358. GRF_SPI5EXPPLUS_RXD = 2,
  359. GRF_GPIO2C5_SEL_SHIFT = 10,
  360. GRF_GPIO2C5_SEL_MASK = 3 << GRF_GPIO2C5_SEL_SHIFT,
  361. GRF_SPI5EXPPLUS_TXD = 2,
  362. GRF_GPIO2C6_SEL_SHIFT = 12,
  363. GRF_GPIO2C6_SEL_MASK = 3 << GRF_GPIO2C6_SEL_SHIFT,
  364. GRF_SPI5EXPPLUS_CLK = 2,
  365. GRF_GPIO2C7_SEL_SHIFT = 14,
  366. GRF_GPIO2C7_SEL_MASK = 3 << GRF_GPIO2C7_SEL_SHIFT,
  367. GRF_SPI5EXPPLUS_CSN0 = 2,
  368. /* GRF_GPIO3A_IOMUX */
  369. GRF_GPIO3A0_SEL_SHIFT = 0,
  370. GRF_GPIO3A0_SEL_MASK = 3 << GRF_GPIO3A0_SEL_SHIFT,
  371. GRF_MAC_TXD2 = 1,
  372. GRF_GPIO3A1_SEL_SHIFT = 2,
  373. GRF_GPIO3A1_SEL_MASK = 3 << GRF_GPIO3A1_SEL_SHIFT,
  374. GRF_MAC_TXD3 = 1,
  375. GRF_GPIO3A2_SEL_SHIFT = 4,
  376. GRF_GPIO3A2_SEL_MASK = 3 << GRF_GPIO3A2_SEL_SHIFT,
  377. GRF_MAC_RXD2 = 1,
  378. GRF_GPIO3A3_SEL_SHIFT = 6,
  379. GRF_GPIO3A3_SEL_MASK = 3 << GRF_GPIO3A3_SEL_SHIFT,
  380. GRF_MAC_RXD3 = 1,
  381. GRF_GPIO3A4_SEL_SHIFT = 8,
  382. GRF_GPIO3A4_SEL_MASK = 3 << GRF_GPIO3A4_SEL_SHIFT,
  383. GRF_MAC_TXD0 = 1,
  384. GRF_SPI0NORCODEC_RXD = 2,
  385. GRF_GPIO3A5_SEL_SHIFT = 10,
  386. GRF_GPIO3A5_SEL_MASK = 3 << GRF_GPIO3A5_SEL_SHIFT,
  387. GRF_MAC_TXD1 = 1,
  388. GRF_SPI0NORCODEC_TXD = 2,
  389. GRF_GPIO3A6_SEL_SHIFT = 12,
  390. GRF_GPIO3A6_SEL_MASK = 3 << GRF_GPIO3A6_SEL_SHIFT,
  391. GRF_MAC_RXD0 = 1,
  392. GRF_SPI0NORCODEC_CLK = 2,
  393. GRF_GPIO3A7_SEL_SHIFT = 14,
  394. GRF_GPIO3A7_SEL_MASK = 3 << GRF_GPIO3A7_SEL_SHIFT,
  395. GRF_MAC_RXD1 = 1,
  396. GRF_SPI0NORCODEC_CSN0 = 2,
  397. /* GRF_GPIO3B_IOMUX */
  398. GRF_GPIO3B0_SEL_SHIFT = 0,
  399. GRF_GPIO3B0_SEL_MASK = 3 << GRF_GPIO3B0_SEL_SHIFT,
  400. GRF_MAC_MDC = 1,
  401. GRF_SPI0NORCODEC_CSN1 = 2,
  402. GRF_GPIO3B1_SEL_SHIFT = 2,
  403. GRF_GPIO3B1_SEL_MASK = 3 << GRF_GPIO3B1_SEL_SHIFT,
  404. GRF_MAC_RXDV = 1,
  405. GRF_GPIO3B3_SEL_SHIFT = 6,
  406. GRF_GPIO3B3_SEL_MASK = 3 << GRF_GPIO3B3_SEL_SHIFT,
  407. GRF_MAC_CLK = 1,
  408. GRF_GPIO3B4_SEL_SHIFT = 8,
  409. GRF_GPIO3B4_SEL_MASK = 3 << GRF_GPIO3B4_SEL_SHIFT,
  410. GRF_MAC_TXEN = 1,
  411. GRF_GPIO3B5_SEL_SHIFT = 10,
  412. GRF_GPIO3B5_SEL_MASK = 3 << GRF_GPIO3B5_SEL_SHIFT,
  413. GRF_MAC_MDIO = 1,
  414. GRF_GPIO3B6_SEL_SHIFT = 12,
  415. GRF_GPIO3B6_SEL_MASK = 3 << GRF_GPIO3B6_SEL_SHIFT,
  416. GRF_MAC_RXCLK = 1,
  417. /* GRF_GPIO3C_IOMUX */
  418. GRF_GPIO3C1_SEL_SHIFT = 2,
  419. GRF_GPIO3C1_SEL_MASK = 3 << GRF_GPIO3C1_SEL_SHIFT,
  420. GRF_MAC_TXCLK = 1,
  421. /* GRF_GPIO4A_IOMUX */
  422. GRF_GPIO4A1_SEL_SHIFT = 2,
  423. GRF_GPIO4A1_SEL_MASK = 3 << GRF_GPIO4A1_SEL_SHIFT,
  424. GRF_I2C1_SDA = 1,
  425. GRF_GPIO4A2_SEL_SHIFT = 4,
  426. GRF_GPIO4A2_SEL_MASK = 3 << GRF_GPIO4A2_SEL_SHIFT,
  427. GRF_I2C1_SCL = 1,
  428. /* GRF_GPIO4B_IOMUX */
  429. GRF_GPIO4B0_SEL_SHIFT = 0,
  430. GRF_GPIO4B0_SEL_MASK = 3 << GRF_GPIO4B0_SEL_SHIFT,
  431. GRF_SDMMC_DATA0 = 1,
  432. GRF_UART2DBGA_SIN = 2,
  433. GRF_GPIO4B1_SEL_SHIFT = 2,
  434. GRF_GPIO4B1_SEL_MASK = 3 << GRF_GPIO4B1_SEL_SHIFT,
  435. GRF_SDMMC_DATA1 = 1,
  436. GRF_UART2DBGA_SOUT = 2,
  437. GRF_GPIO4B2_SEL_SHIFT = 4,
  438. GRF_GPIO4B2_SEL_MASK = 3 << GRF_GPIO4B2_SEL_SHIFT,
  439. GRF_SDMMC_DATA2 = 1,
  440. GRF_GPIO4B3_SEL_SHIFT = 6,
  441. GRF_GPIO4B3_SEL_MASK = 3 << GRF_GPIO4B3_SEL_SHIFT,
  442. GRF_SDMMC_DATA3 = 1,
  443. GRF_GPIO4B4_SEL_SHIFT = 8,
  444. GRF_GPIO4B4_SEL_MASK = 3 << GRF_GPIO4B4_SEL_SHIFT,
  445. GRF_SDMMC_CLKOUT = 1,
  446. GRF_GPIO4B5_SEL_SHIFT = 10,
  447. GRF_GPIO4B5_SEL_MASK = 3 << GRF_GPIO4B5_SEL_SHIFT,
  448. GRF_SDMMC_CMD = 1,
  449. /* GRF_GPIO4C_IOMUX */
  450. GRF_GPIO4C0_SEL_SHIFT = 0,
  451. GRF_GPIO4C0_SEL_MASK = 3 << GRF_GPIO4C0_SEL_SHIFT,
  452. GRF_UART2DGBB_SIN = 2,
  453. GRF_HDMII2C_SCL = 3,
  454. GRF_GPIO4C1_SEL_SHIFT = 2,
  455. GRF_GPIO4C1_SEL_MASK = 3 << GRF_GPIO4C1_SEL_SHIFT,
  456. GRF_UART2DGBB_SOUT = 2,
  457. GRF_HDMII2C_SDA = 3,
  458. GRF_GPIO4C2_SEL_SHIFT = 4,
  459. GRF_GPIO4C2_SEL_MASK = 3 << GRF_GPIO4C2_SEL_SHIFT,
  460. GRF_PWM_0 = 1,
  461. GRF_GPIO4C3_SEL_SHIFT = 6,
  462. GRF_GPIO4C3_SEL_MASK = 3 << GRF_GPIO4C3_SEL_SHIFT,
  463. GRF_UART2DGBC_SIN = 1,
  464. GRF_GPIO4C4_SEL_SHIFT = 8,
  465. GRF_GPIO4C4_SEL_MASK = 3 << GRF_GPIO4C4_SEL_SHIFT,
  466. GRF_UART2DBGC_SOUT = 1,
  467. GRF_GPIO4C6_SEL_SHIFT = 12,
  468. GRF_GPIO4C6_SEL_MASK = 3 << GRF_GPIO4C6_SEL_SHIFT,
  469. GRF_PWM_1 = 1,
  470. /* GRF_GPIO3A_E01 */
  471. GRF_GPIO3A0_E_SHIFT = 0,
  472. GRF_GPIO3A0_E_MASK = 7 << GRF_GPIO3A0_E_SHIFT,
  473. GRF_GPIO3A1_E_SHIFT = 3,
  474. GRF_GPIO3A1_E_MASK = 7 << GRF_GPIO3A1_E_SHIFT,
  475. GRF_GPIO3A2_E_SHIFT = 6,
  476. GRF_GPIO3A2_E_MASK = 7 << GRF_GPIO3A2_E_SHIFT,
  477. GRF_GPIO3A3_E_SHIFT = 9,
  478. GRF_GPIO3A3_E_MASK = 7 << GRF_GPIO3A3_E_SHIFT,
  479. GRF_GPIO3A4_E_SHIFT = 12,
  480. GRF_GPIO3A4_E_MASK = 7 << GRF_GPIO3A4_E_SHIFT,
  481. GRF_GPIO3A5_E0_SHIFT = 15,
  482. GRF_GPIO3A5_E0_MASK = 1 << GRF_GPIO3A5_E0_SHIFT,
  483. /* GRF_GPIO3A_E2 */
  484. GRF_GPIO3A5_E12_SHIFT = 0,
  485. GRF_GPIO3A5_E12_MASK = 3 << GRF_GPIO3A5_E12_SHIFT,
  486. GRF_GPIO3A6_E_SHIFT = 2,
  487. GRF_GPIO3A6_E_MASK = 7 << GRF_GPIO3A6_E_SHIFT,
  488. GRF_GPIO3A7_E_SHIFT = 5,
  489. GRF_GPIO3A7_E_MASK = 7 << GRF_GPIO3A7_E_SHIFT,
  490. /* GRF_GPIO3B_E01 */
  491. GRF_GPIO3B0_E_SHIFT = 0,
  492. GRF_GPIO3B0_E_MASK = 7 << GRF_GPIO3B0_E_SHIFT,
  493. GRF_GPIO3B1_E_SHIFT = 3,
  494. GRF_GPIO3B1_E_MASK = 7 << GRF_GPIO3B1_E_SHIFT,
  495. GRF_GPIO3B2_E_SHIFT = 6,
  496. GRF_GPIO3B2_E_MASK = 7 << GRF_GPIO3B2_E_SHIFT,
  497. GRF_GPIO3B3_E_SHIFT = 9,
  498. GRF_GPIO3B3_E_MASK = 7 << GRF_GPIO3B3_E_SHIFT,
  499. GRF_GPIO3B4_E_SHIFT = 12,
  500. GRF_GPIO3B4_E_MASK = 7 << GRF_GPIO3B4_E_SHIFT,
  501. GRF_GPIO3B5_E0_SHIFT = 15,
  502. GRF_GPIO3B5_E0_MASK = 1 << GRF_GPIO3B5_E0_SHIFT,
  503. /* GRF_GPIO3A_E2 */
  504. GRF_GPIO3B5_E12_SHIFT = 0,
  505. GRF_GPIO3B5_E12_MASK = 3 << GRF_GPIO3B5_E12_SHIFT,
  506. GRF_GPIO3B6_E_SHIFT = 2,
  507. GRF_GPIO3B6_E_MASK = 7 << GRF_GPIO3B6_E_SHIFT,
  508. GRF_GPIO3B7_E_SHIFT = 5,
  509. GRF_GPIO3B7_E_MASK = 7 << GRF_GPIO3B7_E_SHIFT,
  510. /* GRF_GPIO3C_E01 */
  511. GRF_GPIO3C0_E_SHIFT = 0,
  512. GRF_GPIO3C0_E_MASK = 7 << GRF_GPIO3C0_E_SHIFT,
  513. GRF_GPIO3C1_E_SHIFT = 3,
  514. GRF_GPIO3C1_E_MASK = 7 << GRF_GPIO3C1_E_SHIFT,
  515. GRF_GPIO3C2_E_SHIFT = 6,
  516. GRF_GPIO3C2_E_MASK = 7 << GRF_GPIO3C2_E_SHIFT,
  517. GRF_GPIO3C3_E_SHIFT = 9,
  518. GRF_GPIO3C3_E_MASK = 7 << GRF_GPIO3C3_E_SHIFT,
  519. GRF_GPIO3C4_E_SHIFT = 12,
  520. GRF_GPIO3C4_E_MASK = 7 << GRF_GPIO3C4_E_SHIFT,
  521. GRF_GPIO3C5_E0_SHIFT = 15,
  522. GRF_GPIO3C5_E0_MASK = 1 << GRF_GPIO3C5_E0_SHIFT,
  523. /* GRF_GPIO3C_E2 */
  524. GRF_GPIO3C5_E12_SHIFT = 0,
  525. GRF_GPIO3C5_E12_MASK = 3 << GRF_GPIO3C5_E12_SHIFT,
  526. GRF_GPIO3C6_E_SHIFT = 2,
  527. GRF_GPIO3C6_E_MASK = 7 << GRF_GPIO3C6_E_SHIFT,
  528. GRF_GPIO3C7_E_SHIFT = 5,
  529. GRF_GPIO3C7_E_MASK = 7 << GRF_GPIO3C7_E_SHIFT,
  530. /* GRF_SOC_CON7 */
  531. GRF_UART_DBG_SEL_SHIFT = 10,
  532. GRF_UART_DBG_SEL_MASK = 3 << GRF_UART_DBG_SEL_SHIFT,
  533. GRF_UART_DBG_SEL_C = 2,
  534. /* GRF_SOC_CON20 */
  535. GRF_DSI0_VOP_SEL_SHIFT = 0,
  536. GRF_DSI0_VOP_SEL_MASK = 1 << GRF_DSI0_VOP_SEL_SHIFT,
  537. GRF_DSI0_VOP_SEL_B = 0,
  538. GRF_DSI0_VOP_SEL_L = 1,
  539. GRF_RK3399_HDMI_VOP_SEL_MASK = 1 << 6,
  540. GRF_RK3399_HDMI_VOP_SEL_B = 0 << 6,
  541. GRF_RK3399_HDMI_VOP_SEL_L = 1 << 6,
  542. /* GRF_SOC_CON22 */
  543. GRF_DPHY_TX0_RXMODE_SHIFT = 0,
  544. GRF_DPHY_TX0_RXMODE_MASK = 0xf << GRF_DPHY_TX0_RXMODE_SHIFT,
  545. GRF_DPHY_TX0_RXMODE_EN = 0xb,
  546. GRF_DPHY_TX0_RXMODE_DIS = 0,
  547. GRF_DPHY_TX0_TXSTOPMODE_SHIFT = 4,
  548. GRF_DPHY_TX0_TXSTOPMODE_MASK = 0xf0 << GRF_DPHY_TX0_TXSTOPMODE_SHIFT,
  549. GRF_DPHY_TX0_TXSTOPMODE_EN = 0xc,
  550. GRF_DPHY_TX0_TXSTOPMODE_DIS = 0,
  551. GRF_DPHY_TX0_TURNREQUEST_SHIFT = 12,
  552. GRF_DPHY_TX0_TURNREQUEST_MASK =
  553. 0xf000 << GRF_DPHY_TX0_TURNREQUEST_SHIFT,
  554. GRF_DPHY_TX0_TURNREQUEST_EN = 0x1,
  555. GRF_DPHY_TX0_TURNREQUEST_DIS = 0,
  556. /* PMUGRF_GPIO0A_IOMUX */
  557. PMUGRF_GPIO0A6_SEL_SHIFT = 12,
  558. PMUGRF_GPIO0A6_SEL_MASK = 3 << PMUGRF_GPIO0A6_SEL_SHIFT,
  559. PMUGRF_PWM_3A = 1,
  560. /* PMUGRF_GPIO1A_IOMUX */
  561. PMUGRF_GPIO1A7_SEL_SHIFT = 14,
  562. PMUGRF_GPIO1A7_SEL_MASK = 3 << PMUGRF_GPIO1A7_SEL_SHIFT,
  563. PMUGRF_SPI1EC_RXD = 2,
  564. /* PMUGRF_GPIO1B_IOMUX */
  565. PMUGRF_GPIO1B0_SEL_SHIFT = 0,
  566. PMUGRF_GPIO1B0_SEL_MASK = 3 << PMUGRF_GPIO1B0_SEL_SHIFT,
  567. PMUGRF_SPI1EC_TXD = 2,
  568. PMUGRF_GPIO1B1_SEL_SHIFT = 2,
  569. PMUGRF_GPIO1B1_SEL_MASK = 3 << PMUGRF_GPIO1B1_SEL_SHIFT,
  570. PMUGRF_SPI1EC_CLK = 2,
  571. PMUGRF_GPIO1B2_SEL_SHIFT = 4,
  572. PMUGRF_GPIO1B2_SEL_MASK = 3 << PMUGRF_GPIO1B2_SEL_SHIFT,
  573. PMUGRF_SPI1EC_CSN0 = 2,
  574. PMUGRF_GPIO1B3_SEL_SHIFT = 6,
  575. PMUGRF_GPIO1B3_SEL_MASK = 3 << PMUGRF_GPIO1B3_SEL_SHIFT,
  576. PMUGRF_I2C4_SDA = 1,
  577. PMUGRF_GPIO1B4_SEL_SHIFT = 8,
  578. PMUGRF_GPIO1B4_SEL_MASK = 3 << PMUGRF_GPIO1B4_SEL_SHIFT,
  579. PMUGRF_I2C4_SCL = 1,
  580. PMUGRF_GPIO1B6_SEL_SHIFT = 12,
  581. PMUGRF_GPIO1B6_SEL_MASK = 3 << PMUGRF_GPIO1B6_SEL_SHIFT,
  582. PMUGRF_PWM_3B = 1,
  583. PMUGRF_GPIO1B7_SEL_SHIFT = 14,
  584. PMUGRF_GPIO1B7_SEL_MASK = 3 << PMUGRF_GPIO1B7_SEL_SHIFT,
  585. PMUGRF_I2C0PMU_SDA = 2,
  586. /* PMUGRF_GPIO1C_IOMUX */
  587. PMUGRF_GPIO1C0_SEL_SHIFT = 0,
  588. PMUGRF_GPIO1C0_SEL_MASK = 3 << PMUGRF_GPIO1C0_SEL_SHIFT,
  589. PMUGRF_I2C0PMU_SCL = 2,
  590. PMUGRF_GPIO1C3_SEL_SHIFT = 6,
  591. PMUGRF_GPIO1C3_SEL_MASK = 3 << PMUGRF_GPIO1C3_SEL_SHIFT,
  592. PMUGRF_PWM_2 = 1,
  593. PMUGRF_GPIO1C4_SEL_SHIFT = 8,
  594. PMUGRF_GPIO1C4_SEL_MASK = 3 << PMUGRF_GPIO1C4_SEL_SHIFT,
  595. PMUGRF_I2C8PMU_SDA = 1,
  596. PMUGRF_GPIO1C5_SEL_SHIFT = 10,
  597. PMUGRF_GPIO1C5_SEL_MASK = 3 << PMUGRF_GPIO1C5_SEL_SHIFT,
  598. PMUGRF_I2C8PMU_SCL = 1,
  599. };
  600. /* GRF_SOC_CON5 */
  601. enum {
  602. RK3399_GMAC_PHY_INTF_SEL_SHIFT = 9,
  603. RK3399_GMAC_PHY_INTF_SEL_MASK = (7 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  604. RK3399_GMAC_PHY_INTF_SEL_RGMII = (1 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  605. RK3399_GMAC_PHY_INTF_SEL_RMII = (4 << RK3399_GMAC_PHY_INTF_SEL_SHIFT),
  606. RK3399_GMAC_CLK_SEL_SHIFT = 4,
  607. RK3399_GMAC_CLK_SEL_MASK = (3 << RK3399_GMAC_CLK_SEL_SHIFT),
  608. RK3399_GMAC_CLK_SEL_125M = (0 << RK3399_GMAC_CLK_SEL_SHIFT),
  609. RK3399_GMAC_CLK_SEL_25M = (3 << RK3399_GMAC_CLK_SEL_SHIFT),
  610. RK3399_GMAC_CLK_SEL_2_5M = (2 << RK3399_GMAC_CLK_SEL_SHIFT),
  611. };
  612. /* GRF_SOC_CON6 */
  613. enum {
  614. RK3399_RXCLK_DLY_ENA_GMAC_SHIFT = 15,
  615. RK3399_RXCLK_DLY_ENA_GMAC_MASK =
  616. (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT),
  617. RK3399_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  618. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE =
  619. (1 << RK3399_RXCLK_DLY_ENA_GMAC_SHIFT),
  620. RK3399_TXCLK_DLY_ENA_GMAC_SHIFT = 7,
  621. RK3399_TXCLK_DLY_ENA_GMAC_MASK =
  622. (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT),
  623. RK3399_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  624. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE =
  625. (1 << RK3399_TXCLK_DLY_ENA_GMAC_SHIFT),
  626. RK3399_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  627. RK3399_CLK_RX_DL_CFG_GMAC_MASK =
  628. (0x7f << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT),
  629. RK3399_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  630. RK3399_CLK_TX_DL_CFG_GMAC_MASK =
  631. (0x7f << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT),
  632. };
  633. #endif /* __SOC_ROCKCHIP_RK3399_GRF_H__ */