grf_rk3368.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  4. * (C) Copyright 2017 Theobroma Systems Design und Consulting GmbH
  5. */
  6. #ifndef _ASM_ARCH_GRF_RK3368_H
  7. #define _ASM_ARCH_GRF_RK3368_H
  8. #include <common.h>
  9. struct rk3368_grf {
  10. u32 gpio1a_iomux;
  11. u32 gpio1b_iomux;
  12. u32 gpio1c_iomux;
  13. u32 gpio1d_iomux;
  14. u32 gpio2a_iomux;
  15. u32 gpio2b_iomux;
  16. u32 gpio2c_iomux;
  17. u32 gpio2d_iomux;
  18. u32 gpio3a_iomux;
  19. u32 gpio3b_iomux;
  20. u32 gpio3c_iomux;
  21. u32 gpio3d_iomux;
  22. u32 reserved[0x34];
  23. u32 gpio1a_pull;
  24. u32 gpio1b_pull;
  25. u32 gpio1c_pull;
  26. u32 gpio1d_pull;
  27. u32 gpio2a_pull;
  28. u32 gpio2b_pull;
  29. u32 gpio2c_pull;
  30. u32 gpio2d_pull;
  31. u32 gpio3a_pull;
  32. u32 gpio3b_pull;
  33. u32 gpio3c_pull;
  34. u32 gpio3d_pull;
  35. u32 reserved1[0x34];
  36. u32 gpio1a_drv;
  37. u32 gpio1b_drv;
  38. u32 gpio1c_drv;
  39. u32 gpio1d_drv;
  40. u32 gpio2a_drv;
  41. u32 gpio2b_drv;
  42. u32 gpio2c_drv;
  43. u32 gpio2d_drv;
  44. u32 gpio3a_drv;
  45. u32 gpio3b_drv;
  46. u32 gpio3c_drv;
  47. u32 gpio3d_drv;
  48. u32 reserved2[0x34];
  49. u32 gpio1l_sr;
  50. u32 gpio1h_sr;
  51. u32 gpio2l_sr;
  52. u32 gpio2h_sr;
  53. u32 gpio3l_sr;
  54. u32 gpio3h_sr;
  55. u32 reserved3[0x1a];
  56. u32 gpio_smt;
  57. u32 reserved4[0x1f];
  58. u32 soc_con0;
  59. u32 soc_con1;
  60. u32 soc_con2;
  61. u32 soc_con3;
  62. u32 soc_con4;
  63. u32 soc_con5;
  64. u32 soc_con6;
  65. u32 soc_con7;
  66. u32 soc_con8;
  67. u32 soc_con9;
  68. u32 soc_con10;
  69. u32 soc_con11;
  70. u32 soc_con12;
  71. u32 soc_con13;
  72. u32 soc_con14;
  73. u32 soc_con15;
  74. u32 soc_con16;
  75. u32 soc_con17;
  76. u32 reserved5[0x6e];
  77. u32 ddrc0_con0;
  78. };
  79. check_member(rk3368_grf, soc_con17, 0x444);
  80. check_member(rk3368_grf, ddrc0_con0, 0x600);
  81. struct rk3368_pmu_grf {
  82. u32 gpio0a_iomux;
  83. u32 gpio0b_iomux;
  84. u32 gpio0c_iomux;
  85. u32 gpio0d_iomux;
  86. u32 gpio0a_pull;
  87. u32 gpio0b_pull;
  88. u32 gpio0c_pull;
  89. u32 gpio0d_pull;
  90. u32 gpio0a_drv;
  91. u32 gpio0b_drv;
  92. u32 gpio0c_drv;
  93. u32 gpio0d_drv;
  94. u32 gpio0l_sr;
  95. u32 gpio0h_sr;
  96. u32 reserved[0x72];
  97. u32 os_reg[4];
  98. };
  99. check_member(rk3368_pmu_grf, gpio0h_sr, 0x34);
  100. check_member(rk3368_pmu_grf, os_reg[0], 0x200);
  101. /*GRF_SOC_CON11/12/13*/
  102. enum {
  103. MCU_SRAM_BASE_BIT27_BIT12_SHIFT = 0,
  104. MCU_SRAM_BASE_BIT27_BIT12_MASK = GENMASK(15, 0),
  105. };
  106. /*GRF_SOC_CON12*/
  107. enum {
  108. MCU_EXSRAM_BASE_BIT27_BIT12_SHIFT = 0,
  109. MCU_EXSRAM_BASE_BIT27_BIT12_MASK = GENMASK(15, 0),
  110. };
  111. /*GRF_SOC_CON13*/
  112. enum {
  113. MCU_EXPERI_BASE_BIT27_BIT12_SHIFT = 0,
  114. MCU_EXPERI_BASE_BIT27_BIT12_MASK = GENMASK(15, 0),
  115. };
  116. /*GRF_SOC_CON14*/
  117. enum {
  118. MCU_EXPERI_BASE_BIT31_BIT28_SHIFT = 12,
  119. MCU_EXPERI_BASE_BIT31_BIT28_MASK = GENMASK(15, 12),
  120. MCU_EXSRAM_BASE_BIT31_BIT28_SHIFT = 8,
  121. MCU_EXSRAM_BASE_BIT31_BIT28_MASK = GENMASK(11, 8),
  122. MCU_SRAM_BASE_BIT31_BIT28_SHIFT = 4,
  123. MCU_SRAM_BASE_BIT31_BIT28_MASK = GENMASK(7, 4),
  124. MCU_CODE_BASE_BIT31_BIT28_SHIFT = 0,
  125. MCU_CODE_BASE_BIT31_BIT28_MASK = GENMASK(3, 0),
  126. };
  127. #endif