regs-mmc.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  4. */
  5. #ifndef __REGS_MMC_H__
  6. #define __REGS_MMC_H__
  7. #define MMC0_BASE 0x41100000
  8. #define MMC1_BASE 0x42000000
  9. int pxa_mmc_register(int card_index);
  10. struct pxa_mmc_regs {
  11. uint32_t strpcl;
  12. uint32_t stat;
  13. uint32_t clkrt;
  14. uint32_t spi;
  15. uint32_t cmdat;
  16. uint32_t resto;
  17. uint32_t rdto;
  18. uint32_t blklen;
  19. uint32_t nob;
  20. uint32_t prtbuf;
  21. uint32_t i_mask;
  22. uint32_t i_reg;
  23. uint32_t cmd;
  24. uint32_t argh;
  25. uint32_t argl;
  26. uint32_t res;
  27. uint32_t rxfifo;
  28. uint32_t txfifo;
  29. };
  30. /* MMC_STRPCL */
  31. #define MMC_STRPCL_STOP_CLK (1 << 0)
  32. #define MMC_STRPCL_START_CLK (1 << 1)
  33. /* MMC_STAT */
  34. #define MMC_STAT_END_CMD_RES (1 << 13)
  35. #define MMC_STAT_PRG_DONE (1 << 12)
  36. #define MMC_STAT_DATA_TRAN_DONE (1 << 11)
  37. #define MMC_STAT_CLK_EN (1 << 8)
  38. #define MMC_STAT_RECV_FIFO_FULL (1 << 7)
  39. #define MMC_STAT_XMIT_FIFO_EMPTY (1 << 6)
  40. #define MMC_STAT_RES_CRC_ERROR (1 << 5)
  41. #define MMC_STAT_SPI_READ_ERROR_TOKEN (1 << 4)
  42. #define MMC_STAT_CRC_READ_ERROR (1 << 3)
  43. #define MMC_STAT_CRC_WRITE_ERROR (1 << 2)
  44. #define MMC_STAT_TIME_OUT_RESPONSE (1 << 1)
  45. #define MMC_STAT_READ_TIME_OUT (1 << 0)
  46. /* MMC_CLKRT */
  47. #define MMC_CLKRT_20MHZ 0
  48. #define MMC_CLKRT_10MHZ 1
  49. #define MMC_CLKRT_5MHZ 2
  50. #define MMC_CLKRT_2_5MHZ 3
  51. #define MMC_CLKRT_1_25MHZ 4
  52. #define MMC_CLKRT_0_625MHZ 5
  53. #define MMC_CLKRT_0_3125MHZ 6
  54. /* MMC_SPI */
  55. #define MMC_SPI_EN (1 << 0)
  56. #define MMC_SPI_CS_EN (1 << 2)
  57. #define MMC_SPI_CS_ADDRESS (1 << 3)
  58. #define MMC_SPI_CRC_ON (1 << 1)
  59. /* MMC_CMDAT */
  60. #define MMC_CMDAT_SD_4DAT (1 << 8)
  61. #define MMC_CMDAT_MMC_DMA_EN (1 << 7)
  62. #define MMC_CMDAT_INIT (1 << 6)
  63. #define MMC_CMDAT_BUSY (1 << 5)
  64. #define MMC_CMDAT_BCR (MMC_CMDAT_BUSY | MMC_CMDAT_INIT)
  65. #define MMC_CMDAT_STREAM (1 << 4)
  66. #define MMC_CMDAT_WRITE (1 << 3)
  67. #define MMC_CMDAT_DATA_EN (1 << 2)
  68. #define MMC_CMDAT_R0 0
  69. #define MMC_CMDAT_R1 1
  70. #define MMC_CMDAT_R2 2
  71. #define MMC_CMDAT_R3 3
  72. /* MMC_RESTO */
  73. #define MMC_RES_TO_MAX_MASK 0x7f
  74. /* MMC_RDTO */
  75. #define MMC_READ_TO_MAX_MASK 0xffff
  76. /* MMC_BLKLEN */
  77. #define MMC_BLK_LEN_MAX_MASK 0x3ff
  78. /* MMC_PRTBUF */
  79. #define MMC_PRTBUF_BUF_PART_FULL (1 << 0)
  80. /* MMC_I_MASK */
  81. #define MMC_I_MASK_TXFIFO_WR_REQ (1 << 6)
  82. #define MMC_I_MASK_RXFIFO_RD_REQ (1 << 5)
  83. #define MMC_I_MASK_CLK_IS_OFF (1 << 4)
  84. #define MMC_I_MASK_STOP_CMD (1 << 3)
  85. #define MMC_I_MASK_END_CMD_RES (1 << 2)
  86. #define MMC_I_MASK_PRG_DONE (1 << 1)
  87. #define MMC_I_MASK_DATA_TRAN_DONE (1 << 0)
  88. #define MMC_I_MASK_ALL 0x7f
  89. /* MMC_I_REG */
  90. #define MMC_I_REG_TXFIFO_WR_REQ (1 << 6)
  91. #define MMC_I_REG_RXFIFO_RD_REQ (1 << 5)
  92. #define MMC_I_REG_CLK_IS_OFF (1 << 4)
  93. #define MMC_I_REG_STOP_CMD (1 << 3)
  94. #define MMC_I_REG_END_CMD_RES (1 << 2)
  95. #define MMC_I_REG_PRG_DONE (1 << 1)
  96. #define MMC_I_REG_DATA_TRAN_DONE (1 << 0)
  97. /* MMC_CMD */
  98. #define MMC_CMD_INDEX_MAX 0x6f
  99. #define MMC_R1_IDLE_STATE 0x01
  100. #define MMC_R1_ERASE_STATE 0x02
  101. #define MMC_R1_ILLEGAL_CMD 0x04
  102. #define MMC_R1_COM_CRC_ERR 0x08
  103. #define MMC_R1_ERASE_SEQ_ERR 0x01
  104. #define MMC_R1_ADDR_ERR 0x02
  105. #define MMC_R1_PARAM_ERR 0x04
  106. #define MMC_R1B_WP_ERASE_SKIP 0x0002
  107. #define MMC_R1B_ERR 0x0004
  108. #define MMC_R1B_CC_ERR 0x0008
  109. #define MMC_R1B_CARD_ECC_ERR 0x0010
  110. #define MMC_R1B_WP_VIOLATION 0x0020
  111. #define MMC_R1B_ERASE_PARAM 0x0040
  112. #define MMC_R1B_OOR 0x0080
  113. #define MMC_R1B_IDLE_STATE 0x0100
  114. #define MMC_R1B_ERASE_RESET 0x0200
  115. #define MMC_R1B_ILLEGAL_CMD 0x0400
  116. #define MMC_R1B_COM_CRC_ERR 0x0800
  117. #define MMC_R1B_ERASE_SEQ_ERR 0x1000
  118. #define MMC_R1B_ADDR_ERR 0x2000
  119. #define MMC_R1B_PARAM_ERR 0x4000
  120. #endif /* __REGS_MMC_H__ */