clock.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2017 NXP
  4. *
  5. * Peng Fan <peng.fan@nxp.com>
  6. */
  7. #ifndef _ASM_ARCH_IMX8M_CLOCK_H
  8. #define _ASM_ARCH_IMX8M_CLOCK_H
  9. #include <linux/bitops.h>
  10. enum pll_clocks {
  11. ANATOP_ARM_PLL,
  12. ANATOP_GPU_PLL,
  13. ANATOP_SYSTEM_PLL1,
  14. ANATOP_SYSTEM_PLL2,
  15. ANATOP_SYSTEM_PLL3,
  16. ANATOP_AUDIO_PLL1,
  17. ANATOP_AUDIO_PLL2,
  18. ANATOP_VIDEO_PLL1,
  19. ANATOP_VIDEO_PLL2,
  20. ANATOP_DRAM_PLL,
  21. };
  22. enum clk_slice_type {
  23. CORE_CLOCK_SLICE,
  24. BUS_CLOCK_SLICE,
  25. IP_CLOCK_SLICE,
  26. AHB_CLOCK_SLICE,
  27. IPG_CLOCK_SLICE,
  28. CORE_SEL_CLOCK_SLICE,
  29. DRAM_SEL_CLOCK_SLICE,
  30. };
  31. enum clk_root_index {
  32. MXC_ARM_CLK = 0,
  33. ARM_A53_CLK_ROOT = 0,
  34. ARM_M4_CLK_ROOT = 1,
  35. VPU_A53_CLK_ROOT = 2,
  36. GPU_CORE_CLK_ROOT = 3,
  37. GPU_SHADER_CLK_ROOT = 4,
  38. MAIN_AXI_CLK_ROOT = 16,
  39. ENET_AXI_CLK_ROOT = 17,
  40. NAND_USDHC_BUS_CLK_ROOT = 18,
  41. VPU_BUS_CLK_ROOT = 19,
  42. DISPLAY_AXI_CLK_ROOT = 20,
  43. DISPLAY_APB_CLK_ROOT = 21,
  44. DISPLAY_RTRM_CLK_ROOT = 22,
  45. USB_BUS_CLK_ROOT = 23,
  46. GPU_AXI_CLK_ROOT = 24,
  47. GPU_AHB_CLK_ROOT = 25,
  48. NOC_CLK_ROOT = 26,
  49. NOC_APB_CLK_ROOT = 27,
  50. AHB_CLK_ROOT = 32,
  51. IPG_CLK_ROOT = 33,
  52. MXC_IPG_CLK = 33,
  53. AUDIO_AHB_CLK_ROOT = 34,
  54. MIPI_DSI_ESC_RX_CLK_ROOT = 36,
  55. DRAM_SEL_CFG = 48,
  56. CORE_SEL_CFG = 49,
  57. DRAM_ALT_CLK_ROOT = 64,
  58. DRAM_APB_CLK_ROOT = 65,
  59. VPU_G1_CLK_ROOT = 66,
  60. VPU_G2_CLK_ROOT = 67,
  61. DISPLAY_DTRC_CLK_ROOT = 68,
  62. DISPLAY_DC8000_CLK_ROOT = 69,
  63. PCIE1_CTRL_CLK_ROOT = 70,
  64. PCIE1_PHY_CLK_ROOT = 71,
  65. PCIE1_AUX_CLK_ROOT = 72,
  66. DC_PIXEL_CLK_ROOT = 73,
  67. LCDIF_PIXEL_CLK_ROOT = 74,
  68. SAI1_CLK_ROOT = 75,
  69. SAI2_CLK_ROOT = 76,
  70. SAI3_CLK_ROOT = 77,
  71. SAI4_CLK_ROOT = 78,
  72. SAI5_CLK_ROOT = 79,
  73. SAI6_CLK_ROOT = 80,
  74. SPDIF1_CLK_ROOT = 81,
  75. SPDIF2_CLK_ROOT = 82,
  76. ENET_REF_CLK_ROOT = 83,
  77. ENET_TIMER_CLK_ROOT = 84,
  78. ENET_PHY_REF_CLK_ROOT = 85,
  79. NAND_CLK_ROOT = 86,
  80. QSPI_CLK_ROOT = 87,
  81. MXC_ESDHC_CLK = 88,
  82. USDHC1_CLK_ROOT = 88,
  83. MXC_ESDHC2_CLK = 89,
  84. USDHC2_CLK_ROOT = 89,
  85. I2C1_CLK_ROOT = 90,
  86. MXC_I2C_CLK = 90,
  87. I2C2_CLK_ROOT = 91,
  88. I2C3_CLK_ROOT = 92,
  89. I2C4_CLK_ROOT = 93,
  90. UART1_CLK_ROOT = 94,
  91. UART2_CLK_ROOT = 95,
  92. UART3_CLK_ROOT = 96,
  93. UART4_CLK_ROOT = 97,
  94. USB_CORE_REF_CLK_ROOT = 98,
  95. USB_PHY_REF_CLK_ROOT = 99,
  96. GIC_CLK_ROOT = 100,
  97. ECSPI1_CLK_ROOT = 101,
  98. ECSPI2_CLK_ROOT = 102,
  99. PWM1_CLK_ROOT = 103,
  100. PWM2_CLK_ROOT = 104,
  101. PWM3_CLK_ROOT = 105,
  102. PWM4_CLK_ROOT = 106,
  103. GPT1_CLK_ROOT = 107,
  104. GPT2_CLK_ROOT = 108,
  105. GPT3_CLK_ROOT = 109,
  106. GPT4_CLK_ROOT = 110,
  107. GPT5_CLK_ROOT = 111,
  108. GPT6_CLK_ROOT = 112,
  109. TRACE_CLK_ROOT = 113,
  110. WDOG_CLK_ROOT = 114,
  111. WRCLK_CLK_ROOT = 115,
  112. IPP_DO_CLKO1 = 116,
  113. IPP_DO_CLKO2 = 117,
  114. MIPI_DSI_CORE_CLK_ROOT = 118,
  115. MIPI_DSI_PHY_REF_CLK_ROOT = 119,
  116. MIPI_DSI_DBI_CLK_ROOT = 120,
  117. OLD_MIPI_DSI_ESC_CLK_ROOT = 121,
  118. MIPI_CSI1_CORE_CLK_ROOT = 122,
  119. MIPI_CSI1_PHY_REF_CLK_ROOT = 123,
  120. MIPI_CSI1_ESC_CLK_ROOT = 124,
  121. MIPI_CSI2_CORE_CLK_ROOT = 125,
  122. MIPI_CSI2_PHY_REF_CLK_ROOT = 126,
  123. MIPI_CSI2_ESC_CLK_ROOT = 127,
  124. PCIE2_CTRL_CLK_ROOT = 128,
  125. PCIE2_PHY_CLK_ROOT = 129,
  126. PCIE2_AUX_CLK_ROOT = 130,
  127. ECSPI3_CLK_ROOT = 131,
  128. OLD_MIPI_DSI_ESC_RX_ROOT = 132,
  129. DISPLAY_HDMI_CLK_ROOT = 133,
  130. CLK_ROOT_MAX,
  131. };
  132. enum clk_root_src {
  133. OSC_25M_CLK,
  134. ARM_PLL_CLK,
  135. DRAM_PLL1_CLK,
  136. VIDEO_PLL2_CLK,
  137. VPU_PLL_CLK,
  138. GPU_PLL_CLK,
  139. SYSTEM_PLL1_800M_CLK,
  140. SYSTEM_PLL1_400M_CLK,
  141. SYSTEM_PLL1_266M_CLK,
  142. SYSTEM_PLL1_200M_CLK,
  143. SYSTEM_PLL1_160M_CLK,
  144. SYSTEM_PLL1_133M_CLK,
  145. SYSTEM_PLL1_100M_CLK,
  146. SYSTEM_PLL1_80M_CLK,
  147. SYSTEM_PLL1_40M_CLK,
  148. SYSTEM_PLL2_1000M_CLK,
  149. SYSTEM_PLL2_500M_CLK,
  150. SYSTEM_PLL2_333M_CLK,
  151. SYSTEM_PLL2_250M_CLK,
  152. SYSTEM_PLL2_200M_CLK,
  153. SYSTEM_PLL2_166M_CLK,
  154. SYSTEM_PLL2_125M_CLK,
  155. SYSTEM_PLL2_100M_CLK,
  156. SYSTEM_PLL2_50M_CLK,
  157. SYSTEM_PLL3_CLK,
  158. AUDIO_PLL1_CLK,
  159. AUDIO_PLL2_CLK,
  160. VIDEO_PLL_CLK,
  161. OSC_32K_CLK,
  162. EXT_CLK_1,
  163. EXT_CLK_2,
  164. EXT_CLK_3,
  165. EXT_CLK_4,
  166. OSC_27M_CLK,
  167. };
  168. /* CCGR index */
  169. enum clk_ccgr_index {
  170. CCGR_DVFS = 0,
  171. CCGR_ANAMIX = 1,
  172. CCGR_CPU = 2,
  173. CCGR_CSU = 4,
  174. CCGR_DRAM1 = 5,
  175. CCGR_DRAM2_OBSOLETE = 6,
  176. CCGR_ECSPI1 = 7,
  177. CCGR_ECSPI2 = 8,
  178. CCGR_ECSPI3 = 9,
  179. CCGR_ENET1 = 10,
  180. CCGR_GPIO1 = 11,
  181. CCGR_GPIO2 = 12,
  182. CCGR_GPIO3 = 13,
  183. CCGR_GPIO4 = 14,
  184. CCGR_GPIO5 = 15,
  185. CCGR_GPT1 = 16,
  186. CCGR_GPT2 = 17,
  187. CCGR_GPT3 = 18,
  188. CCGR_GPT4 = 19,
  189. CCGR_GPT5 = 20,
  190. CCGR_GPT6 = 21,
  191. CCGR_HS = 22,
  192. CCGR_I2C1 = 23,
  193. CCGR_I2C2 = 24,
  194. CCGR_I2C3 = 25,
  195. CCGR_I2C4 = 26,
  196. CCGR_IOMUX = 27,
  197. CCGR_IOMUX1 = 28,
  198. CCGR_IOMUX2 = 29,
  199. CCGR_IOMUX3 = 30,
  200. CCGR_IOMUX4 = 31,
  201. CCGR_M4 = 32,
  202. CCGR_MU = 33,
  203. CCGR_OCOTP = 34,
  204. CCGR_OCRAM = 35,
  205. CCGR_OCRAM_S = 36,
  206. CCGR_PCIE = 37,
  207. CCGR_PERFMON1 = 38,
  208. CCGR_PERFMON2 = 39,
  209. CCGR_PWM1 = 40,
  210. CCGR_PWM2 = 41,
  211. CCGR_PWM3 = 42,
  212. CCGR_PWM4 = 43,
  213. CCGR_QOS = 44,
  214. CCGR_DISMIX = 45,
  215. CCGR_MEGAMIX = 46,
  216. CCGR_QSPI = 47,
  217. CCGR_RAWNAND = 48,
  218. CCGR_RDC = 49,
  219. CCGR_ROM = 50,
  220. CCGR_SAI1 = 51,
  221. CCGR_SAI2 = 52,
  222. CCGR_SAI3 = 53,
  223. CCGR_SAI4 = 54,
  224. CCGR_SAI5 = 55,
  225. CCGR_SAI6 = 56,
  226. CCGR_SCTR = 57,
  227. CCGR_SDMA1 = 58,
  228. CCGR_SDMA2 = 59,
  229. CCGR_SEC_DEBUG = 60,
  230. CCGR_SEMA1 = 61,
  231. CCGR_SEMA2 = 62,
  232. CCGR_SIM_DISPLAY = 63,
  233. CCGR_SIM_ENET = 64,
  234. CCGR_SIM_M = 65,
  235. CCGR_SIM_MAIN = 66,
  236. CCGR_SIM_S = 67,
  237. CCGR_SIM_WAKEUP = 68,
  238. CCGR_SIM_USB = 69,
  239. CCGR_SIM_VPU = 70,
  240. CCGR_SNVS = 71,
  241. CCGR_TRACE = 72,
  242. CCGR_UART1 = 73,
  243. CCGR_UART2 = 74,
  244. CCGR_UART3 = 75,
  245. CCGR_UART4 = 76,
  246. CCGR_USB_CTRL1 = 77,
  247. CCGR_USB_CTRL2 = 78,
  248. CCGR_USB_PHY1 = 79,
  249. CCGR_USB_PHY2 = 80,
  250. CCGR_USDHC1 = 81,
  251. CCGR_USDHC2 = 82,
  252. CCGR_WDOG1 = 83,
  253. CCGR_WDOG2 = 84,
  254. CCGR_WDOG3 = 85,
  255. CCGR_VA53 = 86,
  256. CCGR_GPU = 87,
  257. CCGR_HEVC = 88,
  258. CCGR_AVC = 89,
  259. CCGR_VP9 = 90,
  260. CCGR_HEVC_INTER = 91,
  261. CCGR_GIC = 92,
  262. CCGR_DISPLAY = 93,
  263. CCGR_HDMI = 94,
  264. CCGR_HDMI_PHY = 95,
  265. CCGR_XTAL = 96,
  266. CCGR_PLL = 97,
  267. CCGR_TSENSOR = 98,
  268. CCGR_VPU_DEC = 99,
  269. CCGR_PCIE2 = 100,
  270. CCGR_MIPI_CSI1 = 101,
  271. CCGR_MIPI_CSI2 = 102,
  272. CCGR_MAX,
  273. };
  274. /* src index */
  275. enum clk_src_index {
  276. CLK_SRC_CKIL_SYNC_REQ = 0,
  277. CLK_SRC_ARM_PLL_EN = 1,
  278. CLK_SRC_GPU_PLL_EN = 2,
  279. CLK_SRC_VPU_PLL_EN = 3,
  280. CLK_SRC_DRAM_PLL_EN = 4,
  281. CLK_SRC_SYSTEM_PLL1_EN = 5,
  282. CLK_SRC_SYSTEM_PLL2_EN = 6,
  283. CLK_SRC_SYSTEM_PLL3_EN = 7,
  284. CLK_SRC_AUDIO_PLL1_EN = 8,
  285. CLK_SRC_AUDIO_PLL2_EN = 9,
  286. CLK_SRC_VIDEO_PLL1_EN = 10,
  287. CLK_SRC_VIDEO_PLL2_EN = 11,
  288. CLK_SRC_ARM_PLL = 12,
  289. CLK_SRC_GPU_PLL = 13,
  290. CLK_SRC_VPU_PLL = 14,
  291. CLK_SRC_DRAM_PLL = 15,
  292. CLK_SRC_SYSTEM_PLL1_800M = 16,
  293. CLK_SRC_SYSTEM_PLL1_400M = 17,
  294. CLK_SRC_SYSTEM_PLL1_266M = 18,
  295. CLK_SRC_SYSTEM_PLL1_200M = 19,
  296. CLK_SRC_SYSTEM_PLL1_160M = 20,
  297. CLK_SRC_SYSTEM_PLL1_133M = 21,
  298. CLK_SRC_SYSTEM_PLL1_100M = 22,
  299. CLK_SRC_SYSTEM_PLL1_80M = 23,
  300. CLK_SRC_SYSTEM_PLL1_40M = 24,
  301. CLK_SRC_SYSTEM_PLL2_1000M = 25,
  302. CLK_SRC_SYSTEM_PLL2_500M = 26,
  303. CLK_SRC_SYSTEM_PLL2_333M = 27,
  304. CLK_SRC_SYSTEM_PLL2_250M = 28,
  305. CLK_SRC_SYSTEM_PLL2_200M = 29,
  306. CLK_SRC_SYSTEM_PLL2_166M = 30,
  307. CLK_SRC_SYSTEM_PLL2_125M = 31,
  308. CLK_SRC_SYSTEM_PLL2_100M = 32,
  309. CLK_SRC_SYSTEM_PLL2_50M = 33,
  310. CLK_SRC_SYSTEM_PLL3 = 34,
  311. CLK_SRC_AUDIO_PLL1 = 35,
  312. CLK_SRC_AUDIO_PLL2 = 36,
  313. CLK_SRC_VIDEO_PLL1 = 37,
  314. CLK_SRC_VIDEO_PLL2 = 38,
  315. CLK_SRC_OSC_25M = 39,
  316. CLK_SRC_OSC_27M = 40,
  317. };
  318. enum root_pre_div {
  319. CLK_ROOT_PRE_DIV1 = 0,
  320. CLK_ROOT_PRE_DIV2,
  321. CLK_ROOT_PRE_DIV3,
  322. CLK_ROOT_PRE_DIV4,
  323. CLK_ROOT_PRE_DIV5,
  324. CLK_ROOT_PRE_DIV6,
  325. CLK_ROOT_PRE_DIV7,
  326. CLK_ROOT_PRE_DIV8,
  327. };
  328. enum root_post_div {
  329. CLK_ROOT_POST_DIV1 = 0,
  330. CLK_ROOT_POST_DIV2,
  331. CLK_ROOT_POST_DIV3,
  332. CLK_ROOT_POST_DIV4,
  333. CLK_ROOT_POST_DIV5,
  334. CLK_ROOT_POST_DIV6,
  335. CLK_ROOT_POST_DIV7,
  336. CLK_ROOT_POST_DIV8,
  337. CLK_ROOT_POST_DIV9,
  338. CLK_ROOT_POST_DIV10,
  339. CLK_ROOT_POST_DIV11,
  340. CLK_ROOT_POST_DIV12,
  341. CLK_ROOT_POST_DIV13,
  342. CLK_ROOT_POST_DIV14,
  343. CLK_ROOT_POST_DIV15,
  344. CLK_ROOT_POST_DIV16,
  345. CLK_ROOT_POST_DIV17,
  346. CLK_ROOT_POST_DIV18,
  347. CLK_ROOT_POST_DIV19,
  348. CLK_ROOT_POST_DIV20,
  349. CLK_ROOT_POST_DIV21,
  350. CLK_ROOT_POST_DIV22,
  351. CLK_ROOT_POST_DIV23,
  352. CLK_ROOT_POST_DIV24,
  353. CLK_ROOT_POST_DIV25,
  354. CLK_ROOT_POST_DIV26,
  355. CLK_ROOT_POST_DIV27,
  356. CLK_ROOT_POST_DIV28,
  357. CLK_ROOT_POST_DIV29,
  358. CLK_ROOT_POST_DIV30,
  359. CLK_ROOT_POST_DIV31,
  360. CLK_ROOT_POST_DIV32,
  361. CLK_ROOT_POST_DIV33,
  362. CLK_ROOT_POST_DIV34,
  363. CLK_ROOT_POST_DIV35,
  364. CLK_ROOT_POST_DIV36,
  365. CLK_ROOT_POST_DIV37,
  366. CLK_ROOT_POST_DIV38,
  367. CLK_ROOT_POST_DIV39,
  368. CLK_ROOT_POST_DIV40,
  369. CLK_ROOT_POST_DIV41,
  370. CLK_ROOT_POST_DIV42,
  371. CLK_ROOT_POST_DIV43,
  372. CLK_ROOT_POST_DIV44,
  373. CLK_ROOT_POST_DIV45,
  374. CLK_ROOT_POST_DIV46,
  375. CLK_ROOT_POST_DIV47,
  376. CLK_ROOT_POST_DIV48,
  377. CLK_ROOT_POST_DIV49,
  378. CLK_ROOT_POST_DIV50,
  379. CLK_ROOT_POST_DIV51,
  380. CLK_ROOT_POST_DIV52,
  381. CLK_ROOT_POST_DIV53,
  382. CLK_ROOT_POST_DIV54,
  383. CLK_ROOT_POST_DIV55,
  384. CLK_ROOT_POST_DIV56,
  385. CLK_ROOT_POST_DIV57,
  386. CLK_ROOT_POST_DIV58,
  387. CLK_ROOT_POST_DIV59,
  388. CLK_ROOT_POST_DIV60,
  389. CLK_ROOT_POST_DIV61,
  390. CLK_ROOT_POST_DIV62,
  391. CLK_ROOT_POST_DIV63,
  392. CLK_ROOT_POST_DIV64,
  393. };
  394. struct clk_root_map {
  395. enum clk_root_index entry;
  396. enum clk_slice_type slice_type;
  397. u32 slice_index;
  398. u8 src_mux[8];
  399. };
  400. struct ccm_ccgr {
  401. u32 ccgr;
  402. u32 ccgr_set;
  403. u32 ccgr_clr;
  404. u32 ccgr_tog;
  405. };
  406. struct ccm_root {
  407. u32 target_root;
  408. u32 target_root_set;
  409. u32 target_root_clr;
  410. u32 target_root_tog;
  411. u32 misc;
  412. u32 misc_set;
  413. u32 misc_clr;
  414. u32 misc_tog;
  415. u32 nm_post;
  416. u32 nm_post_root_set;
  417. u32 nm_post_root_clr;
  418. u32 nm_post_root_tog;
  419. u32 nm_pre;
  420. u32 nm_pre_root_set;
  421. u32 nm_pre_root_clr;
  422. u32 nm_pre_root_tog;
  423. u32 db_post;
  424. u32 db_post_root_set;
  425. u32 db_post_root_clr;
  426. u32 db_post_root_tog;
  427. u32 db_pre;
  428. u32 db_pre_root_set;
  429. u32 db_pre_root_clr;
  430. u32 db_pre_root_tog;
  431. u32 reserved[4];
  432. u32 access_ctrl;
  433. u32 access_ctrl_root_set;
  434. u32 access_ctrl_root_clr;
  435. u32 access_ctrl_root_tog;
  436. };
  437. struct ccm_reg {
  438. u32 reserved_0[4096];
  439. struct ccm_ccgr ccgr_array[192];
  440. u32 reserved_1[3328];
  441. struct ccm_root core_root[5];
  442. u32 reserved_2[352];
  443. struct ccm_root bus_root[12];
  444. u32 reserved_3[128];
  445. struct ccm_root ahb_ipg_root[4];
  446. u32 reserved_4[384];
  447. struct ccm_root dram_sel;
  448. struct ccm_root core_sel;
  449. u32 reserved_5[448];
  450. struct ccm_root ip_root[78];
  451. };
  452. #define CCGR_CLK_ON_MASK 0x03
  453. #define CLK_SRC_ON_MASK 0x03
  454. #define CLK_ROOT_ON BIT(28)
  455. #define CLK_ROOT_OFF (0 << 28)
  456. #define CLK_ROOT_ENABLE_MASK BIT(28)
  457. #define CLK_ROOT_ENABLE_SHIFT 28
  458. #define CLK_ROOT_SOURCE_SEL(n) (((n) & 0x7) << 24)
  459. /* For SEL, only use 1 bit */
  460. #define CLK_ROOT_SRC_MUX_MASK 0x07000000
  461. #define CLK_ROOT_SRC_MUX_SHIFT 24
  462. #define CLK_ROOT_SRC_0 0x00000000
  463. #define CLK_ROOT_SRC_1 0x01000000
  464. #define CLK_ROOT_SRC_2 0x02000000
  465. #define CLK_ROOT_SRC_3 0x03000000
  466. #define CLK_ROOT_SRC_4 0x04000000
  467. #define CLK_ROOT_SRC_5 0x05000000
  468. #define CLK_ROOT_SRC_6 0x06000000
  469. #define CLK_ROOT_SRC_7 0x07000000
  470. #define CLK_ROOT_PRE_DIV_MASK (0x00070000)
  471. #define CLK_ROOT_PRE_DIV_SHIFT 16
  472. #define CLK_ROOT_PRE_DIV(n) (((n) << 16) & 0x00070000)
  473. #define CLK_ROOT_AUDO_SLOW_EN 0x1000
  474. #define CLK_ROOT_AUDO_DIV_MASK 0x700
  475. #define CLK_ROOT_AUDO_DIV_SHIFT 0x8
  476. #define CLK_ROOT_AUDO_DIV(n) (((n) << 8) & 0x700)
  477. /* For CORE: mask is 0x7; For IPG: mask is 0x3 */
  478. #define CLK_ROOT_POST_DIV_MASK 0x3f
  479. #define CLK_ROOT_CORE_POST_DIV_MASK 0x7
  480. #define CLK_ROOT_IPG_POST_DIV_MASK 0x3
  481. #define CLK_ROOT_POST_DIV_SHIFT 0
  482. #define CLK_ROOT_POST_DIV(n) ((n) & 0x3f)
  483. /* AUDIO PLL1/2 VIDEO PLL1 GPU PLL VPU PLL ARM PLL*/
  484. #define FRAC_PLL_LOCK_MASK BIT(31)
  485. #define FRAC_PLL_CLKE_MASK BIT(21)
  486. #define FRAC_PLL_PD_MASK BIT(19)
  487. #define FRAC_PLL_REFCLK_SEL_MASK BIT(16)
  488. #define FRAC_PLL_LOCK_SEL_MASK BIT(15)
  489. #define FRAC_PLL_BYPASS_MASK BIT(14)
  490. #define FRAC_PLL_COUNTCLK_SEL_MASK BIT(13)
  491. #define FRAC_PLL_NEWDIV_VAL_MASK BIT(12)
  492. #define FRAC_PLL_NEWDIV_ACK_MASK BIT(11)
  493. #define FRAC_PLL_REFCLK_DIV_VAL(n) (((n) << 5) & (0x3f << 5))
  494. #define FRAC_PLL_REFCLK_DIV_VAL_MASK (0x3f << 5)
  495. #define FRAC_PLL_REFCLK_DIV_VAL_SHIFT 5
  496. #define FRAC_PLL_OUTPUT_DIV_VAL_MASK 0x1f
  497. #define FRAC_PLL_OUTPUT_DIV_VAL(n) ((n) & 0x1f)
  498. #define FRAC_PLL_REFCLK_SEL_OSC_25M (0 << 16)
  499. #define FRAC_PLL_REFCLK_SEL_OSC_27M BIT(16)
  500. #define FRAC_PLL_REFCLK_SEL_HDMI_PHY_27M (2 << 16)
  501. #define FRAC_PLL_REFCLK_SEL_CLK_PN (3 << 16)
  502. #define FRAC_PLL_FRAC_DIV_CTL_MASK (0x1ffffff << 7)
  503. #define FRAC_PLL_FRAC_DIV_CTL_SHIFT 7
  504. #define FRAC_PLL_INT_DIV_CTL_MASK 0x7f
  505. #define FRAC_PLL_INT_DIV_CTL_VAL(n) ((n) & 0x7f)
  506. /* SYS PLL1/2/3 VIDEO PLL2 DRAM PLL */
  507. #define SSCG_PLL_LOCK_MASK BIT(31)
  508. #define SSCG_PLL_CLKE_MASK BIT(25)
  509. #define SSCG_PLL_DIV2_CLKE_MASK BIT(23)
  510. #define SSCG_PLL_DIV3_CLKE_MASK BIT(21)
  511. #define SSCG_PLL_DIV4_CLKE_MASK BIT(19)
  512. #define SSCG_PLL_DIV5_CLKE_MASK BIT(17)
  513. #define SSCG_PLL_DIV6_CLKE_MASK BIT(15)
  514. #define SSCG_PLL_DIV8_CLKE_MASK BIT(13)
  515. #define SSCG_PLL_DIV10_CLKE_MASK BIT(11)
  516. #define SSCG_PLL_DIV20_CLKE_MASK BIT(9)
  517. #define SSCG_PLL_VIDEO_PLL2_CLKE_MASK BIT(9)
  518. #define SSCG_PLL_DRAM_PLL_CLKE_MASK BIT(9)
  519. #define SSCG_PLL_PLL3_CLKE_MASK BIT(9)
  520. #define SSCG_PLL_PD_MASK BIT(7)
  521. #define SSCG_PLL_BYPASS1_MASK BIT(5)
  522. #define SSCG_PLL_BYPASS2_MASK BIT(4)
  523. #define SSCG_PLL_LOCK_SEL_MASK BIT(3)
  524. #define SSCG_PLL_COUNTCLK_SEL_MASK BIT(2)
  525. #define SSCG_PLL_REFCLK_SEL_MASK 0x3
  526. #define SSCG_PLL_REFCLK_SEL_OSC_25M (0 << 16)
  527. #define SSCG_PLL_REFCLK_SEL_OSC_27M BIT(16)
  528. #define SSCG_PLL_REFCLK_SEL_HDMI_PHY_27M (2 << 16)
  529. #define SSCG_PLL_REFCLK_SEL_CLK_PN (3 << 16)
  530. #define SSCG_PLL_SSDS_MASK BIT(8)
  531. #define SSCG_PLL_SSMD_MASK (0x7 << 5)
  532. #define SSCG_PLL_SSMF_MASK (0xf << 1)
  533. #define SSCG_PLL_SSE_MASK 0x1
  534. #define SSCG_PLL_REF_DIVR1_MASK (0x7 << 25)
  535. #define SSCG_PLL_REF_DIVR1_SHIFT 25
  536. #define SSCG_PLL_REF_DIVR1_VAL(n) (((n) << 25) & SSCG_PLL_REF_DIVR1_MASK)
  537. #define SSCG_PLL_REF_DIVR2_MASK (0x3f << 19)
  538. #define SSCG_PLL_REF_DIVR2_SHIFT 19
  539. #define SSCG_PLL_REF_DIVR2_VAL(n) (((n) << 19) & SSCG_PLL_REF_DIVR2_MASK)
  540. #define SSCG_PLL_FEEDBACK_DIV_F1_MASK (0x3f << 13)
  541. #define SSCG_PLL_FEEDBACK_DIV_F1_SHIFT 13
  542. #define SSCG_PLL_FEEDBACK_DIV_F1_VAL(n) (((n) << 13) & \
  543. SSCG_PLL_FEEDBACK_DIV_F1_MASK)
  544. #define SSCG_PLL_FEEDBACK_DIV_F2_MASK (0x3f << 7)
  545. #define SSCG_PLL_FEEDBACK_DIV_F2_SHIFT 7
  546. #define SSCG_PLL_FEEDBACK_DIV_F2_VAL(n) (((n) << 7) & \
  547. SSCG_PLL_FEEDBACK_DIV_F2_MASK)
  548. #define SSCG_PLL_OUTPUT_DIV_VAL_MASK (0x3f << 1)
  549. #define SSCG_PLL_OUTPUT_DIV_VAL_SHIFT 1
  550. #define SSCG_PLL_OUTPUT_DIV_VAL(n) (((n) << 1) & \
  551. SSCG_PLL_OUTPUT_DIV_VAL_MASK)
  552. #define SSCG_PLL_FILTER_RANGE_MASK 0x1
  553. #define HW_DIGPROG_MAJOR_UPPER_MASK (0xff << 16)
  554. #define HW_DIGPROG_MAJOR_LOWER_MASK (0xff << 8)
  555. #define HW_DIGPROG_MINOR_MASK 0xff
  556. #define HW_OSC_27M_CLKE_MASK BIT(4)
  557. #define HW_OSC_25M_CLKE_MASK BIT(2)
  558. #define HW_OSC_32K_SEL_MASK 0x1
  559. #define HW_OSC_32K_SEL_RTC 0x1
  560. #define HW_OSC_32K_SEL_25M_DIV800 0x0
  561. #define HW_FRAC_ARM_PLL_DIV_MASK (0x7 << 20)
  562. #define HW_FRAC_ARM_PLL_DIV_SHIFT 20
  563. #define HW_FRAC_VPU_PLL_DIV_MASK (0x7 << 16)
  564. #define HW_FRAC_VPU_PLL_DIV_SHIFT 16
  565. #define HW_FRAC_GPU_PLL_DIV_MASK (0x7 << 12)
  566. #define HW_FRAC_GPU_PLL_DIV_SHIFT 12
  567. #define HW_FRAC_VIDEO_PLL1_DIV_MASK (0x7 << 10)
  568. #define HW_FRAC_VIDEO_PLL1_DIV_SHIFT 10
  569. #define HW_FRAC_AUDIO_PLL2_DIV_MASK (0x7 << 4)
  570. #define HW_FRAC_AUDIO_PLL2_DIV_SHIFT 4
  571. #define HW_FRAC_AUDIO_PLL1_DIV_MASK 0x7
  572. #define HW_FRAC_AUDIO_PLL1_DIV_SHIFT 0
  573. #define HW_SSCG_VIDEO_PLL2_DIV_MASK (0x7 << 16)
  574. #define HW_SSCG_VIDEO_PLL2_DIV_SHIFT 16
  575. #define HW_SSCG_DRAM_PLL_DIV_MASK (0x7 << 14)
  576. #define HW_SSCG_DRAM_PLL_DIV_SHIFT 14
  577. #define HW_SSCG_SYSTEM_PLL3_DIV_MASK (0x7 << 8)
  578. #define HW_SSCG_SYSTEM_PLL3_DIV_SHIFT 8
  579. #define HW_SSCG_SYSTEM_PLL2_DIV_MASK (0x7 << 4)
  580. #define HW_SSCG_SYSTEM_PLL2_DIV_SHIFT 4
  581. #define HW_SSCG_SYSTEM_PLL1_DIV_MASK 0x7
  582. #define HW_SSCG_SYSTEM_PLL1_DIV_SHIFT 0
  583. #define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x01000000
  584. #define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
  585. #define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK 0x03000000
  586. #define ENET_AXI_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x07000000
  587. #define ENET_AXI_CLK_ROOT_FROM_SYS1_PLL_266M 0x01000000
  588. #define ENET1_TIME_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
  589. #define ENET_PHY_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK 0x01000000
  590. enum enet_freq {
  591. ENET_25MHZ = 0,
  592. ENET_50MHZ,
  593. ENET_125MHZ,
  594. };
  595. enum frac_pll_out_val {
  596. FRAC_PLL_OUT_1000M,
  597. FRAC_PLL_OUT_1600M,
  598. };
  599. u32 imx_get_fecclk(void);
  600. u32 imx_get_uartclk(void);
  601. int clock_init(void);
  602. void init_clk_usdhc(u32 index);
  603. void init_uart_clk(u32 index);
  604. void init_wdog_clk(void);
  605. unsigned int mxc_get_clock(enum clk_root_index clk);
  606. int clock_enable(enum clk_ccgr_index index, bool enable);
  607. int clock_root_enabled(enum clk_root_index clock_id);
  608. int clock_root_cfg(enum clk_root_index clock_id, enum root_pre_div pre_div,
  609. enum root_post_div post_div, enum clk_root_src clock_src);
  610. int clock_set_target_val(enum clk_root_index clock_id, u32 val);
  611. int clock_get_target_val(enum clk_root_index clock_id, u32 *val);
  612. int clock_get_prediv(enum clk_root_index clock_id, enum root_pre_div *pre_div);
  613. int clock_get_postdiv(enum clk_root_index clock_id,
  614. enum root_post_div *post_div);
  615. int clock_get_src(enum clk_root_index clock_id, enum clk_root_src *p_clock_src);
  616. void mxs_set_lcdclk(u32 base_addr, u32 freq);
  617. int set_clk_qspi(void);
  618. void enable_ocotp_clk(unsigned char enable);
  619. int enable_i2c_clk(unsigned char enable, unsigned int i2c_num);
  620. int set_clk_enet(enum enet_freq type);
  621. #endif