scg.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef _ASM_ARCH_SCG_H
  6. #define _ASM_ARCH_SCG_H
  7. #include <common.h>
  8. #ifdef CONFIG_CLK_DEBUG
  9. #define clk_debug(fmt, args...) printf(fmt, ##args)
  10. #else
  11. #define clk_debug(fmt, args...)
  12. #endif
  13. #define SCG_CCR_SCS_SHIFT (24)
  14. #define SCG_CCR_SCS_MASK ((0xFUL) << SCG_CCR_SCS_SHIFT)
  15. #define SCG_CCR_DIVCORE_SHIFT (16)
  16. #define SCG_CCR_DIVCORE_MASK ((0xFUL) << SCG_CCR_DIVCORE_SHIFT)
  17. #define SCG_CCR_DIVPLAT_SHIFT (12)
  18. #define SCG_CCR_DIVPLAT_MASK ((0xFUL) << SCG_CCR_DIVPLAT_SHIFT)
  19. #define SCG_CCR_DIVEXT_SHIFT (8)
  20. #define SCG_CCR_DIVEXT_MASK ((0xFUL) << SCG_CCR_DIVEXT_SHIFT)
  21. #define SCG_CCR_DIVBUS_SHIFT (4)
  22. #define SCG_CCR_DIVBUS_MASK ((0xFUL) << SCG_CCR_DIVBUS_SHIFT)
  23. #define SCG_CCR_DIVSLOW_SHIFT (0)
  24. #define SCG_CCR_DIVSLOW_MASK ((0xFUL) << SCG_CCR_DIVSLOW_SHIFT)
  25. /* SCG DDR Clock Control Register */
  26. #define SCG_DDRCCR_DDRCS_SHIFT (24)
  27. #define SCG_DDRCCR_DDRCS_MASK ((0x1UL) << SCG_DDRCCR_DDRCS_SHIFT)
  28. #define SCG_DDRCCR_DDRDIV_SHIFT (0)
  29. #define SCG_DDRCCR_DDRDIV_MASK ((0x7UL) << SCG_DDRCCR_DDRDIV_SHIFT)
  30. /* SCG NIC Clock Control Register */
  31. #define SCG_NICCCR_NICCS_SHIFT (28)
  32. #define SCG_NICCCR_NICCS_MASK ((0x1UL) << SCG_NICCCR_NICCS_SHIFT)
  33. #define SCG_NICCCR_NIC0_DIV_SHIFT (24)
  34. #define SCG_NICCCR_NIC0_DIV_MASK ((0xFUL) << SCG_NICCCR_NIC0_DIV_SHIFT)
  35. #define SCG_NICCCR_GPU_DIV_SHIFT (20)
  36. #define SCG_NICCCR_GPU_DIV_MASK ((0xFUL) << SCG_NICCCR_GPU_DIV_SHIFT)
  37. #define SCG_NICCCR_NIC1_DIV_SHIFT (16)
  38. #define SCG_NICCCR_NIC1_DIV_MASK ((0xFUL) << SCG_NICCCR_NIC1_DIV_SHIFT)
  39. #define SCG_NICCCR_NIC1_DIVEXT_SHIFT (8)
  40. #define SCG_NICCCR_NIC1_DIVEXT_MASK ((0xFUL) << SCG_NICCCR_NIC1_DIVEXT_SHIFT)
  41. #define SCG_NICCCR_NIC1_DIVBUS_SHIFT (4)
  42. #define SCG_NICCCR_NIC1_DIVBUS_MASK ((0xFUL) << SCG_NICCCR_NIC1_DIVBUS_SHIFT)
  43. /* SCG NIC clock status register */
  44. #define SCG_NICCSR_NICCS_SHIFT (28)
  45. #define SCG_NICCSR_NICCS_MASK ((0x1UL) << SCG_NICCSR_NICCS_SHIFT)
  46. #define SCG_NICCSR_NIC0DIV_SHIFT (24)
  47. #define SCG_NICCSR_NIC0DIV_MASK ((0xFUL) << SCG_NICCSR_NIC0DIV_SHIFT)
  48. #define SCG_NICCSR_GPUDIV_SHIFT (20)
  49. #define SCG_NICCSR_GPUDIV_MASK ((0xFUL) << SCG_NICCSR_GPUDIV_SHIFT)
  50. #define SCG_NICCSR_NIC1DIV_SHIFT (16)
  51. #define SCG_NICCSR_NIC1DIV_MASK ((0xFUL) << SCG_NICCSR_NIC1DIV_SHIFT)
  52. #define SCG_NICCSR_NIC1EXTDIV_SHIFT (8)
  53. #define SCG_NICCSR_NIC1EXTDIV_MASK ((0xFUL) << SCG_NICCSR_NIC1EXTDIV_SHIFT)
  54. #define SCG_NICCSR_NIC1BUSDIV_SHIFT (4)
  55. #define SCG_NICCSR_NIC1BUSDIV_MASK ((0xFUL) << SCG_NICCSR_NIC1BUSDIV_SHIFT)
  56. /* SCG Slow IRC Control Status Register */
  57. #define SCG_SIRC_CSR_SIRCVLD_SHIFT (24)
  58. #define SCG_SIRC_CSR_SIRCVLD_MASK ((0x1UL) << SCG_SIRC_CSR_SIRCVLD_SHIFT)
  59. #define SCG_SIRC_CSR_SIRCEN_SHIFT (0)
  60. #define SCG_SIRC_CSR_SIRCEN_MASK ((0x1UL) << SCG_SIRC_CSR_SIRCEN_SHIFT)
  61. /* SCG Slow IRC Configuration Register */
  62. #define SCG_SIRCCFG_RANGE_SHIFT (0)
  63. #define SCG_SIRCCFG_RANGE_MASK ((0x1UL) << SCG_SIRCCFG_RANGE_SHIFT)
  64. #define SCG_SIRCCFG_RANGE_4M ((0x0UL) << SCG_SIRCCFG_RANGE_SHIFT)
  65. #define SCG_SIRCCFG_RANGE_16M ((0x1UL) << SCG_SIRCCFG_RANGE_SHIFT)
  66. /* SCG Slow IRC Divide Register */
  67. #define SCG_SIRCDIV_DIV3_SHIFT (16)
  68. #define SCG_SIRCDIV_DIV3_MASK ((0x7UL) << SCG_SIRCDIV_DIV3_SHIFT)
  69. #define SCG_SIRCDIV_DIV2_SHIFT (8)
  70. #define SCG_SIRCDIV_DIV2_MASK ((0x7UL) << SCG_SIRCDIV_DIV2_SHIFT)
  71. #define SCG_SIRCDIV_DIV1_SHIFT (0)
  72. #define SCG_SIRCDIV_DIV1_MASK ((0x7UL) << SCG_SIRCDIV_DIV1_SHIFT)
  73. /*
  74. * FIRC/SIRC DIV1 ==> xIRC_PLAT_CLK
  75. * FIRC/SIRC DIV2 ==> xIRC_BUS_CLK
  76. * FIRC/SIRC DIV3 ==> xIRC_SLOW_CLK
  77. */
  78. /* SCG Fast IRC Control Status Register */
  79. #define SCG_FIRC_CSR_FIRCVLD_SHIFT (24)
  80. #define SCG_FIRC_CSR_FIRCVLD_MASK ((0x1UL) << SCG_FIRC_CSR_FIRCVLD_SHIFT)
  81. #define SCG_FIRC_CSR_FIRCEN_SHIFT (0)
  82. #define SCG_FIRC_CSR_FIRCEN_MASK ((0x1UL) << SCG_FIRC_CSR_FIRCEN_SHIFT)
  83. /* SCG Fast IRC Divide Register */
  84. #define SCG_FIRCDIV_DIV3_SHIFT (16)
  85. #define SCG_FIRCDIV_DIV3_MASK ((0x7UL) << SCG_FIRCDIV_DIV3_SHIFT)
  86. #define SCG_FIRCDIV_DIV2_SHIFT (8)
  87. #define SCG_FIRCDIV_DIV2_MASK ((0x7UL) << SCG_FIRCDIV_DIV2_SHIFT)
  88. #define SCG_FIRCDIV_DIV1_SHIFT (0)
  89. #define SCG_FIRCDIV_DIV1_MASK ((0x7UL) << SCG_FIRCDIV_DIV1_SHIFT)
  90. #define SCG_FIRCCFG_RANGE_SHIFT (0)
  91. #define SCG_FIRCCFG_RANGE_MASK ((0x3UL) << SCG_FIRCCFG_RANGE_SHIFT)
  92. #define SCG_FIRCCFG_RANGE_SHIFT (0)
  93. #define SCG_FIRCCFG_RANGE_48M ((0x0UL) << SCG_FIRCCFG_RANGE_SHIFT)
  94. /* SCG System OSC Control Status Register */
  95. #define SCG_SOSC_CSR_SOSCVLD_SHIFT (24)
  96. #define SCG_SOSC_CSR_SOSCVLD_MASK ((0x1UL) << SCG_SOSC_CSR_SOSCVLD_SHIFT)
  97. /* SCG Fast IRC Divide Register */
  98. #define SCG_SOSCDIV_DIV3_SHIFT (16)
  99. #define SCG_SOSCDIV_DIV3_MASK ((0x7UL) << SCG_SOSCDIV_DIV3_SHIFT)
  100. #define SCG_SOSCDIV_DIV2_SHIFT (8)
  101. #define SCG_SOSCDIV_DIV2_MASK ((0x7UL) << SCG_SOSCDIV_DIV2_SHIFT)
  102. #define SCG_SOSCDIV_DIV1_SHIFT (0)
  103. #define SCG_SOSCDIV_DIV1_MASK ((0x7UL) << SCG_SOSCDIV_DIV1_SHIFT)
  104. /* SCG RTC OSC Control Status Register */
  105. #define SCG_ROSC_CSR_ROSCVLD_SHIFT (24)
  106. #define SCG_ROSC_CSR_ROSCVLD_MASK ((0x1UL) << SCG_ROSC_CSR_ROSCVLD_SHIFT)
  107. #define SCG_SPLL_CSR_SPLLVLD_SHIFT (24)
  108. #define SCG_SPLL_CSR_SPLLVLD_MASK ((0x1UL) << SCG_SPLL_CSR_SPLLVLD_SHIFT)
  109. #define SCG_SPLL_CSR_SPLLEN_SHIFT (0)
  110. #define SCG_SPLL_CSR_SPLLEN_MASK ((0x1UL) << SCG_SPLL_CSR_SPLLEN_SHIFT)
  111. #define SCG_APLL_CSR_APLLEN_SHIFT (0)
  112. #define SCG_APLL_CSR_APLLEN_MASK (0x1UL)
  113. #define SCG_APLL_CSR_APLLVLD_MASK (0x01000000)
  114. #define SCG_UPLL_CSR_UPLLVLD_MASK (0x01000000)
  115. #define SCG_PLL_PFD3_GATE_MASK (0x80000000)
  116. #define SCG_PLL_PFD2_GATE_MASK (0x00800000)
  117. #define SCG_PLL_PFD1_GATE_MASK (0x00008000)
  118. #define SCG_PLL_PFD0_GATE_MASK (0x00000080)
  119. #define SCG_PLL_PFD3_VALID_MASK (0x40000000)
  120. #define SCG_PLL_PFD2_VALID_MASK (0x00400000)
  121. #define SCG_PLL_PFD1_VALID_MASK (0x00004000)
  122. #define SCG_PLL_PFD0_VALID_MASK (0x00000040)
  123. #define SCG_PLL_PFD0_FRAC_SHIFT (0)
  124. #define SCG_PLL_PFD0_FRAC_MASK ((0x3F) << SCG_PLL_PFD0_FRAC_SHIFT)
  125. #define SCG_PLL_PFD1_FRAC_SHIFT (8)
  126. #define SCG_PLL_PFD1_FRAC_MASK ((0x3F) << SCG_PLL_PFD1_FRAC_SHIFT)
  127. #define SCG_PLL_PFD2_FRAC_SHIFT (16)
  128. #define SCG_PLL_PFD2_FRAC_MASK ((0x3F) << SCG_PLL_PFD2_FRAC_SHIFT)
  129. #define SCG_PLL_PFD3_FRAC_SHIFT (24)
  130. #define SCG_PLL_PFD3_FRAC_MASK ((0x3F) << SCG_PLL_PFD3_FRAC_SHIFT)
  131. #define SCG_PLL_CFG_POSTDIV2_SHIFT (28)
  132. #define SCG_PLL_CFG_POSTDIV2_MASK ((0xFUL) << SCG_PLL_CFG_POSTDIV2_SHIFT)
  133. #define SCG_PLL_CFG_POSTDIV1_SHIFT (24)
  134. #define SCG_PLL_CFG_POSTDIV1_MASK ((0xFUL) << SCG_PLL_CFG_POSTDIV1_SHIFT)
  135. #define SCG_PLL_CFG_MULT_SHIFT (16)
  136. #define SCG1_SPLL_CFG_MULT_MASK ((0x7FUL) << SCG_PLL_CFG_MULT_SHIFT)
  137. #define SCG_APLL_CFG_MULT_MASK ((0x7FUL) << SCG_PLL_CFG_MULT_SHIFT)
  138. #define SCG_PLL_CFG_PFDSEL_SHIFT (14)
  139. #define SCG_PLL_CFG_PFDSEL_MASK ((0x3UL) << SCG_PLL_CFG_PFDSEL_SHIFT)
  140. #define SCG_PLL_CFG_PREDIV_SHIFT (8)
  141. #define SCG_PLL_CFG_PREDIV_MASK ((0x7UL) << SCG_PLL_CFG_PREDIV_SHIFT)
  142. #define SCG_PLL_CFG_BYPASS_SHIFT (2)
  143. /* 0: SPLL, 1: bypass */
  144. #define SCG_PLL_CFG_BYPASS_MASK ((0x1UL) << SCG_PLL_CFG_BYPASS_SHIFT)
  145. #define SCG_PLL_CFG_PLLSEL_SHIFT (1)
  146. /* 0: pll, 1: pfd */
  147. #define SCG_PLL_CFG_PLLSEL_MASK ((0x1UL) << SCG_PLL_CFG_PLLSEL_SHIFT)
  148. #define SCG_PLL_CFG_CLKSRC_SHIFT (0)
  149. /* 0: Sys-OSC, 1: FIRC */
  150. #define SCG_PLL_CFG_CLKSRC_MASK ((0x1UL) << SCG_PLL_CFG_CLKSRC_SHIFT)
  151. #define SCG0_SPLL_CFG_MULT_SHIFT (17)
  152. /* 0: Multiplier = 20, 1: Multiplier = 22 */
  153. #define SCG0_SPLL_CFG_MULT_MASK ((0x1UL) << SCG0_SPLL_CFG_MULT_SHIFT)
  154. #define PLL_USB_EN_USB_CLKS_MASK (0x01 << 6)
  155. #define PLL_USB_PWR_MASK (0x01 << 12)
  156. #define PLL_USB_ENABLE_MASK (0x01 << 13)
  157. #define PLL_USB_BYPASS_MASK (0x01 << 16)
  158. #define PLL_USB_REG_ENABLE_MASK (0x01 << 21)
  159. #define PLL_USB_DIV_SEL_MASK (0x07 << 22)
  160. #define PLL_USB_LOCK_MASK (0x01 << 31)
  161. enum scg_clk {
  162. SCG_SOSC_CLK,
  163. SCG_FIRC_CLK,
  164. SCG_SIRC_CLK,
  165. SCG_ROSC_CLK,
  166. SCG_SIRC_DIV1_CLK,
  167. SCG_SIRC_DIV2_CLK,
  168. SCG_SIRC_DIV3_CLK,
  169. SCG_FIRC_DIV1_CLK,
  170. SCG_FIRC_DIV2_CLK,
  171. SCG_FIRC_DIV3_CLK,
  172. SCG_SOSC_DIV1_CLK,
  173. SCG_SOSC_DIV2_CLK,
  174. SCG_SOSC_DIV3_CLK,
  175. SCG_CORE_CLK,
  176. SCG_BUS_CLK,
  177. SCG_SPLL_PFD0_CLK,
  178. SCG_SPLL_PFD1_CLK,
  179. SCG_SPLL_PFD2_CLK,
  180. SCG_SPLL_PFD3_CLK,
  181. SCG_DDR_CLK,
  182. SCG_NIC0_CLK,
  183. SCG_GPU_CLK,
  184. SCG_NIC1_CLK,
  185. SCG_NIC1_BUS_CLK,
  186. SCG_NIC1_EXT_CLK,
  187. SCG_APLL_PFD0_CLK,
  188. SCG_APLL_PFD1_CLK,
  189. SCG_APLL_PFD2_CLK,
  190. SCG_APLL_PFD3_CLK,
  191. USB_PLL_OUT,
  192. MIPI_PLL_OUT
  193. };
  194. enum scg_sys_src {
  195. SCG_SCS_SYS_OSC = 1,
  196. SCG_SCS_SLOW_IRC,
  197. SCG_SCS_FAST_IRC,
  198. SCG_SCS_RTC_OSC,
  199. SCG_SCS_AUX_PLL,
  200. SCG_SCS_SYS_PLL,
  201. SCG_SCS_USBPHY_PLL,
  202. };
  203. /* PLL supported by i.mx7ulp */
  204. enum pll_clocks {
  205. PLL_M4_SPLL, /* M4 SPLL */
  206. PLL_M4_APLL, /* M4 APLL*/
  207. PLL_A7_SPLL, /* A7 SPLL */
  208. PLL_A7_APLL, /* A7 APLL */
  209. PLL_USB, /* USB PLL*/
  210. PLL_MIPI, /* MIPI PLL */
  211. };
  212. typedef struct scg_regs {
  213. u32 verid; /* VERSION_ID */
  214. u32 param; /* PARAMETER */
  215. u32 rsvd11[2];
  216. u32 csr; /* Clock Status Register */
  217. u32 rccr; /* Run Clock Control Register */
  218. u32 vccr; /* VLPR Clock Control Register */
  219. u32 hccr; /* HSRUN Clock Control Register */
  220. u32 clkoutcnfg; /* SCG CLKOUT Configuration Register */
  221. u32 rsvd12[3];
  222. u32 ddrccr; /* SCG DDR Clock Control Register */
  223. u32 rsvd13[3];
  224. u32 nicccr; /* NIC Clock Control Register */
  225. u32 niccsr; /* NIC Clock Status Register */
  226. u32 rsvd10[46];
  227. u32 sosccsr; /* System OSC Control Status Register, offset 0x100 */
  228. u32 soscdiv; /* System OSC Divide Register */
  229. u32 sosccfg; /* System Oscillator Configuration Register */
  230. u32 sosctest; /* System Oscillator Test Register */
  231. u32 rsvd20[60];
  232. u32 sirccsr; /* Slow IRC Control Status Register, offset 0x200 */
  233. u32 sircdiv; /* Slow IRC Divide Register */
  234. u32 sirccfg; /* Slow IRC Configuration Register */
  235. u32 sirctrim; /* Slow IRC Trim Register */
  236. u32 loptrim; /* Low Power Oscillator Trim Register */
  237. u32 sirctest; /* Slow IRC Test Register */
  238. u32 rsvd30[58];
  239. u32 firccsr; /* Fast IRC Control Status Register, offset 0x300 */
  240. u32 fircdiv;
  241. u32 firccfg;
  242. u32 firctcfg; /* Fast IRC Trim Configuration Register */
  243. u32 firctriml; /* Fast IRC Trim Low Register */
  244. u32 firctrimh;
  245. u32 fircstat; /* Fast IRC Status Register */
  246. u32 firctest; /* Fast IRC Test Register */
  247. u32 rsvd40[56];
  248. u32 rtccsr; /* RTC OSC Control Status Register, offset 0x400 */
  249. u32 rsvd50[63];
  250. u32 apllcsr; /* Auxiliary PLL Control Status Register, offset 0x500 */
  251. u32 aplldiv; /* Auxiliary PLL Divider Register */
  252. u32 apllcfg; /* Auxiliary PLL Configuration Register */
  253. u32 apllpfd; /* Auxiliary PLL PFD Register */
  254. u32 apllnum; /* Auxiliary PLL Numerator Register */
  255. u32 aplldenom; /* Auxiliary PLL Denominator Register */
  256. u32 apllss; /* Auxiliary PLL Spread Spectrum Register */
  257. u32 rsvd60[55];
  258. u32 apllock_cnfg; /* Auxiliary PLL LOCK Configuration Register */
  259. u32 rsvd61[1];
  260. u32 spllcsr; /* System PLL Control Status Register, offset 0x600 */
  261. u32 splldiv; /* System PLL Divide Register */
  262. u32 spllcfg; /* System PLL Configuration Register */
  263. u32 spllpfd; /* System PLL Test Register */
  264. u32 spllnum; /* System PLL Numerator Register */
  265. u32 splldenom; /* System PLL Denominator Register */
  266. u32 spllss; /* System PLL Spread Spectrum Register */
  267. u32 rsvd70[55];
  268. u32 spllock_cnfg; /* System PLL LOCK Configuration Register */
  269. u32 rsvd71[1];
  270. u32 upllcsr; /* USB PLL Control Status Register, offset 0x700 */
  271. u32 uplldiv; /* USB PLL Divide Register */
  272. u32 upllcfg; /* USB PLL Configuration Register */
  273. } scg_t, *scg_p;
  274. u32 scg_clk_get_rate(enum scg_clk clk);
  275. int scg_enable_pll_pfd(enum scg_clk clk, u32 frac);
  276. int scg_enable_usb_pll(bool usb_control);
  277. u32 decode_pll(enum pll_clocks pll);
  278. void scg_a7_rccr_init(void);
  279. void scg_a7_spll_init(void);
  280. void scg_a7_ddrclk_init(void);
  281. void scg_a7_apll_init(void);
  282. void scg_a7_firc_init(void);
  283. void scg_a7_nicclk_init(void);
  284. void scg_a7_sys_clk_sel(enum scg_sys_src clk);
  285. void scg_a7_info(void);
  286. void scg_a7_soscdiv_init(void);
  287. #endif