crm_regs.h 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  4. */
  5. #ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  6. #define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  7. #define CCM_CCOSR 0x020c4060
  8. #define CCM_CCGR0 0x020C4068
  9. #define CCM_CCGR1 0x020C406c
  10. #define CCM_CCGR2 0x020C4070
  11. #define CCM_CCGR3 0x020C4074
  12. #define CCM_CCGR4 0x020C4078
  13. #define CCM_CCGR5 0x020C407c
  14. #define CCM_CCGR6 0x020C4080
  15. #define PMU_MISC2 0x020C8170
  16. #ifndef __ASSEMBLY__
  17. struct mxc_ccm_reg {
  18. u32 ccr; /* 0x0000 */
  19. u32 ccdr;
  20. u32 csr;
  21. u32 ccsr;
  22. u32 cacrr; /* 0x0010*/
  23. u32 cbcdr;
  24. u32 cbcmr;
  25. u32 cscmr1;
  26. u32 cscmr2; /* 0x0020 */
  27. u32 cscdr1;
  28. u32 cs1cdr;
  29. u32 cs2cdr;
  30. u32 cdcdr; /* 0x0030 */
  31. u32 chsccdr;
  32. u32 cscdr2;
  33. u32 cscdr3;
  34. u32 cscdr4; /* 0x0040 */
  35. u32 resv0;
  36. u32 cdhipr;
  37. u32 cdcr;
  38. u32 ctor; /* 0x0050 */
  39. u32 clpcr;
  40. u32 cisr;
  41. u32 cimr;
  42. u32 ccosr; /* 0x0060 */
  43. u32 cgpr;
  44. u32 CCGR0;
  45. u32 CCGR1;
  46. u32 CCGR2; /* 0x0070 */
  47. u32 CCGR3;
  48. u32 CCGR4;
  49. u32 CCGR5;
  50. u32 CCGR6; /* 0x0080 */
  51. u32 CCGR7;
  52. u32 cmeor;
  53. u32 resv[0xfdd];
  54. u32 analog_pll_sys; /* 0x4000 */
  55. u32 analog_pll_sys_set;
  56. u32 analog_pll_sys_clr;
  57. u32 analog_pll_sys_tog;
  58. u32 analog_usb1_pll_480_ctrl; /* 0x4010 */
  59. u32 analog_usb1_pll_480_ctrl_set;
  60. u32 analog_usb1_pll_480_ctrl_clr;
  61. u32 analog_usb1_pll_480_ctrl_tog;
  62. u32 analog_reserved0[4];
  63. u32 analog_pll_528; /* 0x4030 */
  64. u32 analog_pll_528_set;
  65. u32 analog_pll_528_clr;
  66. u32 analog_pll_528_tog;
  67. u32 analog_pll_528_ss; /* 0x4040 */
  68. u32 analog_reserved1[3];
  69. u32 analog_pll_528_num; /* 0x4050 */
  70. u32 analog_reserved2[3];
  71. u32 analog_pll_528_denom; /* 0x4060 */
  72. u32 analog_reserved3[3];
  73. u32 analog_pll_audio; /* 0x4070 */
  74. u32 analog_pll_audio_set;
  75. u32 analog_pll_audio_clr;
  76. u32 analog_pll_audio_tog;
  77. u32 analog_pll_audio_num; /* 0x4080*/
  78. u32 analog_reserved4[3];
  79. u32 analog_pll_audio_denom; /* 0x4090 */
  80. u32 analog_reserved5[3];
  81. u32 analog_pll_video; /* 0x40a0 */
  82. u32 analog_pll_video_set;
  83. u32 analog_pll_video_clr;
  84. u32 analog_pll_video_tog;
  85. u32 analog_pll_video_num; /* 0x40b0 */
  86. u32 analog_reserved6[3];
  87. u32 analog_pll_video_denom; /* 0x40c0 */
  88. u32 analog_reserved7[7];
  89. u32 analog_pll_enet; /* 0x40e0 */
  90. u32 analog_pll_enet_set;
  91. u32 analog_pll_enet_clr;
  92. u32 analog_pll_enet_tog;
  93. u32 analog_pfd_480; /* 0x40f0 */
  94. u32 analog_pfd_480_set;
  95. u32 analog_pfd_480_clr;
  96. u32 analog_pfd_480_tog;
  97. u32 analog_pfd_528; /* 0x4100 */
  98. u32 analog_pfd_528_set;
  99. u32 analog_pfd_528_clr;
  100. u32 analog_pfd_528_tog;
  101. /* PMU Memory Map/Register Definition */
  102. u32 pmu_reg_1p1;
  103. u32 pmu_reg_1p1_set;
  104. u32 pmu_reg_1p1_clr;
  105. u32 pmu_reg_1p1_tog;
  106. u32 pmu_reg_3p0;
  107. u32 pmu_reg_3p0_set;
  108. u32 pmu_reg_3p0_clr;
  109. u32 pmu_reg_3p0_tog;
  110. u32 pmu_reg_2p5;
  111. u32 pmu_reg_2p5_set;
  112. u32 pmu_reg_2p5_clr;
  113. u32 pmu_reg_2p5_tog;
  114. u32 pmu_reg_core;
  115. u32 pmu_reg_core_set;
  116. u32 pmu_reg_core_clr;
  117. u32 pmu_reg_core_tog;
  118. u32 pmu_misc0;
  119. u32 pmu_misc0_set;
  120. u32 pmu_misc0_clr;
  121. u32 pmu_misc0_tog;
  122. u32 pmu_misc1;
  123. u32 pmu_misc1_set;
  124. u32 pmu_misc1_clr;
  125. u32 pmu_misc1_tog;
  126. u32 pmu_misc2;
  127. u32 pmu_misc2_set;
  128. u32 pmu_misc2_clr;
  129. u32 pmu_misc2_tog;
  130. /* TEMPMON Memory Map/Register Definition */
  131. u32 tempsense0;
  132. u32 tempsense0_set;
  133. u32 tempsense0_clr;
  134. u32 tempsense0_tog;
  135. u32 tempsense1;
  136. u32 tempsense1_set;
  137. u32 tempsense1_clr;
  138. u32 tempsense1_tog;
  139. /* USB Analog Memory Map/Register Definition */
  140. u32 usb1_vbus_detect;
  141. u32 usb1_vbus_detect_set;
  142. u32 usb1_vbus_detect_clr;
  143. u32 usb1_vbus_detect_tog;
  144. u32 usb1_chrg_detect;
  145. u32 usb1_chrg_detect_set;
  146. u32 usb1_chrg_detect_clr;
  147. u32 usb1_chrg_detect_tog;
  148. u32 usb1_vbus_det_stat;
  149. u32 usb1_vbus_det_stat_set;
  150. u32 usb1_vbus_det_stat_clr;
  151. u32 usb1_vbus_det_stat_tog;
  152. u32 usb1_chrg_det_stat;
  153. u32 usb1_chrg_det_stat_set;
  154. u32 usb1_chrg_det_stat_clr;
  155. u32 usb1_chrg_det_stat_tog;
  156. u32 usb1_loopback;
  157. u32 usb1_loopback_set;
  158. u32 usb1_loopback_clr;
  159. u32 usb1_loopback_tog;
  160. u32 usb1_misc;
  161. u32 usb1_misc_set;
  162. u32 usb1_misc_clr;
  163. u32 usb1_misc_tog;
  164. u32 usb2_vbus_detect;
  165. u32 usb2_vbus_detect_set;
  166. u32 usb2_vbus_detect_clr;
  167. u32 usb2_vbus_detect_tog;
  168. u32 usb2_chrg_detect;
  169. u32 usb2_chrg_detect_set;
  170. u32 usb2_chrg_detect_clr;
  171. u32 usb2_chrg_detect_tog;
  172. u32 usb2_vbus_det_stat;
  173. u32 usb2_vbus_det_stat_set;
  174. u32 usb2_vbus_det_stat_clr;
  175. u32 usb2_vbus_det_stat_tog;
  176. u32 usb2_chrg_det_stat;
  177. u32 usb2_chrg_det_stat_set;
  178. u32 usb2_chrg_det_stat_clr;
  179. u32 usb2_chrg_det_stat_tog;
  180. u32 usb2_loopback;
  181. u32 usb2_loopback_set;
  182. u32 usb2_loopback_clr;
  183. u32 usb2_loopback_tog;
  184. u32 usb2_misc;
  185. u32 usb2_misc_set;
  186. u32 usb2_misc_clr;
  187. u32 usb2_misc_tog;
  188. u32 digprog;
  189. u32 reserved1[7];
  190. /* For i.MX 6SoloLite */
  191. u32 digprog_sololite;
  192. };
  193. #endif
  194. /* Define the bits in register CCR */
  195. #define MXC_CCM_CCR_RBC_EN (1 << 27)
  196. #define MXC_CCM_CCR_REG_BYPASS_CNT_MASK (0x3F << 21)
  197. #define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET 21
  198. /* CCR_WB does not exist on i.MX6SX/UL */
  199. #define MXC_CCM_CCR_WB_COUNT_MASK 0x7
  200. #define MXC_CCM_CCR_WB_COUNT_OFFSET (1 << 16)
  201. #define MXC_CCM_CCR_COSC_EN (1 << 12)
  202. #ifdef CONFIG_MX6SX
  203. #define MXC_CCM_CCR_OSCNT_MASK 0x7F
  204. #else
  205. #define MXC_CCM_CCR_OSCNT_MASK 0xFF
  206. #endif
  207. #define MXC_CCM_CCR_OSCNT_OFFSET 0
  208. /* Define the bits in register CCDR */
  209. #define MXC_CCM_CCDR_MMDC_CH1_HS_MASK (1 << 16)
  210. #define MXC_CCM_CCDR_MMDC_CH0_HS_MASK (1 << 17)
  211. /* Exists on i.MX6QP */
  212. #define MXC_CCM_CCDR_MMDC_CH1_AXI_ROOT_CG (1 << 18)
  213. /* Define the bits in register CSR */
  214. #define MXC_CCM_CSR_COSC_READY (1 << 5)
  215. #define MXC_CCM_CSR_REF_EN_B (1 << 0)
  216. /* Define the bits in register CCSR */
  217. #define MXC_CCM_CCSR_PDF_540M_AUTO_DIS (1 << 15)
  218. #define MXC_CCM_CCSR_PDF_720M_AUTO_DIS (1 << 14)
  219. #define MXC_CCM_CCSR_PDF_454M_AUTO_DIS (1 << 13)
  220. #define MXC_CCM_CCSR_PDF_508M_AUTO_DIS (1 << 12)
  221. #define MXC_CCM_CCSR_PDF_594M_AUTO_DIS (1 << 11)
  222. #define MXC_CCM_CCSR_PDF_352M_AUTO_DIS (1 << 10)
  223. #define MXC_CCM_CCSR_PDF_400M_AUTO_DIS (1 << 9)
  224. #define MXC_CCM_CCSR_STEP_SEL (1 << 8)
  225. #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (1 << 2)
  226. #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (1 << 1)
  227. #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0)
  228. /* Define the bits in register CACRR */
  229. #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
  230. #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
  231. /* Define the bits in register CBCDR */
  232. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x7 << 27)
  233. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET 27
  234. #define MXC_CCM_CBCDR_PERIPH2_CLK_SEL (1 << 26)
  235. #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (1 << 25)
  236. /* MMDC_CH0 not exists on i.MX6SX */
  237. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK (0x7 << 19)
  238. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET 19
  239. #define MXC_CCM_CBCDR_AXI_PODF_MASK (0x7 << 16)
  240. #define MXC_CCM_CBCDR_AXI_PODF_OFFSET 16
  241. #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
  242. #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
  243. #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
  244. #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
  245. #define MXC_CCM_CBCDR_AXI_ALT_SEL (1 << 7)
  246. #define MXC_CCM_CBCDR_AXI_SEL (1 << 6)
  247. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK (0x7 << 3)
  248. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET 3
  249. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7 << 0)
  250. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET 0
  251. /* Define the bits in register CBCMR */
  252. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK (0x7 << 29)
  253. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET 29
  254. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK (0x7 << 26)
  255. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET 26
  256. /* LCDIF on i.MX6SX/UL */
  257. #define MXC_CCM_CBCMR_LCDIF1_PODF_MASK (0x7 << 23)
  258. #define MXC_CCM_CBCMR_LCDIF1_PODF_OFFSET 23
  259. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK (0x7 << 23)
  260. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET 23
  261. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x3 << 21)
  262. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET 21
  263. #define MXC_CCM_CBCMR_PERIPH2_CLK2_SEL (1 << 20)
  264. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0x3 << 18)
  265. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET 18
  266. #ifndef CONFIG_MX6SX
  267. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK (0x3 << 16)
  268. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET 16
  269. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
  270. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
  271. #endif
  272. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3 << 12)
  273. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET 12
  274. #ifndef CONFIG_MX6SX
  275. #define MXC_CCM_CBCMR_VDOAXI_CLK_SEL (1 << 11)
  276. #endif
  277. #define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL (1 << 10)
  278. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK (0x3 << 8)
  279. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET 8
  280. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK (0x3 << 4)
  281. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET 4
  282. /* Exists on i.MX6QP */
  283. #define MXC_CCM_CBCMR_PRE_CLK_SEL (1 << 1)
  284. /* Define the bits in register CSCMR1 */
  285. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK (0x3 << 29)
  286. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET 29
  287. /* QSPI1 exist on i.MX6SX/UL */
  288. #define MXC_CCM_CSCMR1_QSPI1_PODF_MASK (0x7 << 26)
  289. #define MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET 26
  290. #define MXC_CCM_CSCMR1_ACLK_EMI_MASK (0x3 << 27)
  291. #define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET 27
  292. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK (0x7 << 23)
  293. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET 23
  294. /* LCFIF2_PODF on i.MX6SX */
  295. #define MXC_CCM_CSCMR1_LCDIF2_PODF_MASK (0x7 << 20)
  296. #define MXC_CCM_CSCMR1_LCDIF2_PODF_OFFSET 20
  297. /* LCDIF_PIX_PODF on i.MX6SL */
  298. #define MXC_CCM_CSCMR1_LCDIF_PIX_PODF_MASK (0x7 << 20)
  299. #define MXC_CCM_CSCMR1_LCDIF_PIX_PODF_OFFSET 20
  300. /* ACLK_EMI on i.MX6DQ/SDL/DQP */
  301. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK (0x7 << 20)
  302. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET 20
  303. /* CSCMR1_GPMI/BCH exist on i.MX6UL */
  304. #define MXC_CCM_CSCMR1_GPMI_CLK_SEL (1 << 19)
  305. #define MXC_CCM_CSCMR1_BCH_CLK_SEL (1 << 18)
  306. #define MXC_CCM_CSCMR1_USDHC4_CLK_SEL (1 << 19)
  307. #define MXC_CCM_CSCMR1_USDHC3_CLK_SEL (1 << 18)
  308. #define MXC_CCM_CSCMR1_USDHC2_CLK_SEL (1 << 17)
  309. #define MXC_CCM_CSCMR1_USDHC1_CLK_SEL (1 << 16)
  310. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK (0x3 << 14)
  311. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET 14
  312. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
  313. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
  314. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 10)
  315. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 10
  316. /* QSPI1 exist on i.MX6SX/UL */
  317. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK (0x7 << 7)
  318. #define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET 7
  319. /* CSCMR1_PER_CLK exists on i.MX6SX/SL/QP */
  320. #define MXC_CCM_CSCMR1_PER_CLK_SEL_MASK (1 << 6)
  321. #define MXC_CCM_CSCMR1_PER_CLK_SEL_OFFSET 6
  322. #define MXC_CCM_CSCMR1_PERCLK_PODF_MASK 0x3F
  323. /* Define the bits in register CSCMR2 */
  324. #ifdef CONFIG_MX6SX
  325. #define MXC_CCM_CSCMR2_VID_CLK_SEL_MASK (0x7 << 21)
  326. #define MXC_CCM_CSCMR2_VID_CLK_SEL_OFFSET 21
  327. #endif
  328. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK (0x3 << 19)
  329. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET 19
  330. #define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV (1 << 11)
  331. #define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV (1 << 10)
  332. /* CSCMR1_CAN_CLK exists on i.MX6SX/QP */
  333. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3 << 8)
  334. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 8
  335. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_MASK (0x3F << 2)
  336. #define MXC_CCM_CSCMR2_CAN_CLK_PODF_OFFSET 2
  337. /* Define the bits in register CSCDR1 */
  338. #ifndef CONFIG_MX6SX
  339. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK (0x7 << 25)
  340. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET 25
  341. #endif
  342. /* CSCDR1_GPMI/BCH exist on i.MX6UL */
  343. #define MXC_CCM_CSCDR1_GPMI_PODF_MASK (0x7 << 22)
  344. #define MXC_CCM_CSCDR1_GPMI_PODF_OFFSET 22
  345. #define MXC_CCM_CSCDR1_BCH_PODF_MASK (0x7 << 19)
  346. #define MXC_CCM_CSCDR1_BCH_PODF_OFFSET 19
  347. #define MXC_CCM_CSCDR1_USDHC4_PODF_MASK (0x7 << 22)
  348. #define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET 22
  349. #define MXC_CCM_CSCDR1_USDHC3_PODF_MASK (0x7 << 19)
  350. #define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET 19
  351. #define MXC_CCM_CSCDR1_USDHC2_PODF_MASK (0x7 << 16)
  352. #define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET 16
  353. #define MXC_CCM_CSCDR1_USDHC1_PODF_MASK (0x7 << 11)
  354. #define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET 11
  355. #ifndef CONFIG_MX6SX
  356. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
  357. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
  358. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
  359. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
  360. #endif
  361. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x3F
  362. #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
  363. /* UART_CLK_SEL exists on i.MX6SL/SX/QP */
  364. #define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
  365. /* Define the bits in register CS1CDR */
  366. /* MX6UL, !MX6ULL */
  367. #define MXC_CCM_CS1CDR_SAI3_CLK_PRED_MASK (0x7 << 22)
  368. #define MXC_CCM_CS1CDR_SAI3_CLK_PRED_OFFSET 22
  369. #define MXC_CCM_CS1CDR_SAI3_CLK_PODF_MASK (0x3F << 16)
  370. #define MXC_CCM_CS1CDR_SAI3_CLK_PODF_OFFSET 16
  371. #define MXC_CCM_CS1CDR_SAI1_CLK_PRED_MASK (0x7 << 6)
  372. #define MXC_CCM_CS1CDR_SAI1_CLK_PRED_OFFSET 6
  373. #define MXC_CCM_CS1CDR_SAI1_CLK_PODF_MASK 0x3F
  374. #define MXC_CCM_CS1CDR_SAI1_CLK_PODF_OFFSET 0
  375. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK (0x3F << 25)
  376. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET 25
  377. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_MASK (0x7 << 22)
  378. #define MXC_CCM_CS1CDR_SSI3_CLK_PRED_OFFSET 22
  379. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK (0x3F << 16)
  380. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET 16
  381. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK (0x3 << 9)
  382. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET 9
  383. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK (0x7 << 6)
  384. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET 6
  385. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK 0x3F
  386. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET 0
  387. /* Define the bits in register CS2CDR */
  388. /* QSPI2 on i.MX6SX */
  389. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK (0x3F << 21)
  390. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_OFFSET 21
  391. #define MXC_CCM_CS2CDR_QSPI2_CLK_PODF(v) (((v) & 0x3f) << 21)
  392. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK (0x7 << 18)
  393. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_OFFSET 18
  394. #define MXC_CCM_CS2CDR_QSPI2_CLK_PRED(v) (((v) & 0x7) << 18)
  395. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK (0x7 << 15)
  396. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_OFFSET 15
  397. #define MXC_CCM_CS2CDR_QSPI2_CLK_SEL(v) (((v) & 0x7) << 15)
  398. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x3F << 21)
  399. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET 21
  400. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v) (((v) & 0x3f) << 21)
  401. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x7 << 18)
  402. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET 18
  403. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v) (((v) & 0x7) << 18)
  404. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP (0x7 << 15)
  405. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP 15
  406. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) (((v) & 0x7) << 15)
  407. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ (0x3 << 16)
  408. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ 16
  409. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v) (((v) & 0x3) << 16)
  410. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK \
  411. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  412. MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP : \
  413. MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ)
  414. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET \
  415. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  416. MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP : \
  417. MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ)
  418. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v) \
  419. ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
  420. MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) : \
  421. MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v))
  422. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK (0x7 << 12)
  423. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET 12
  424. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0x7 << 9)
  425. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET 9
  426. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK (0x7 << 6)
  427. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET 6
  428. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK 0x3F
  429. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET 0
  430. /* Define the bits in register CDCDR */
  431. #ifndef CONFIG_MX6SX
  432. #define MXC_CCM_CDCDR_HSI_TX_PODF_MASK (0x7 << 29)
  433. #define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET 29
  434. #define MXC_CCM_CDCDR_HSI_TX_CLK_SEL (1 << 28)
  435. #endif
  436. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0x7 << 25)
  437. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET 25
  438. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x7 << 22)
  439. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET 22
  440. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x3 << 20)
  441. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET 20
  442. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK (0x7 << 12)
  443. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET 12
  444. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK (0x7 << 9)
  445. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET 9
  446. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK (0x3 << 7)
  447. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET 7
  448. /* Define the bits in register CHSCCDR */
  449. /* i.MX6SX */
  450. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK (0x7 << 15)
  451. #define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET 15
  452. #define MXC_CCM_CHSCCDR_ENET_PODF_MASK (0x7 << 12)
  453. #define MXC_CCM_CHSCCDR_ENET_PODF_OFFSET 12
  454. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK (0x7 << 9)
  455. #define MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET 9
  456. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_MASK (0x7 << 6)
  457. #define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_OFFSET 6
  458. #define MXC_CCM_CHSCCDR_M4_PODF_MASK (0x7 << 3)
  459. #define MXC_CCM_CHSCCDR_M4_PODF_OFFSET 3
  460. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_MASK (0x7)
  461. #define MXC_CCM_CHSCCDR_M4_CLK_SEL_OFFSET 0
  462. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  463. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET 15
  464. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK (0x7 << 12)
  465. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET 12
  466. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK (0x7 << 9)
  467. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET 9
  468. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  469. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET 6
  470. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK (0x7 << 3)
  471. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET 3
  472. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK (0x7)
  473. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET 0
  474. /* i.MX6ULL */
  475. #define MXC_CCM_CHSCCDR_EPDC_PRE_CLK_SEL_MASK (0x7 << 15)
  476. #define MXC_CCM_CHSCCDR_EPDC_PRE_CLK_SEL_OFFSET 15
  477. #define MXC_CCM_CHSCCDR_EPDC_PODF_MASK (0x7 << 12)
  478. #define MXC_CCM_CHSCCDR_EPDC_PODF_OFFSET 12
  479. #define MXC_CCM_CHSCCDR_EPDC_CLK_SEL_MASK (0x7 << 9)
  480. #define MXC_CCM_CHSCCDR_EPDC_CLK_SEL_OFFSET 9
  481. #define CHSCCDR_CLK_SEL_LDB_DI0 3
  482. #define CHSCCDR_PODF_DIVIDE_BY_3 2
  483. #define CHSCCDR_IPU_PRE_CLK_540M_PFD 5
  484. /* Define the bits in register CSCDR2 */
  485. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x3F << 19)
  486. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET 19
  487. /* ECSPI_CLK_SEL exists on i.MX6SX/SL/QP */
  488. #define MXC_CCM_CSCDR2_ECSPI_CLK_SEL_MASK (0x1 << 18)
  489. /* LCDIF1 on i.MX6SX/UL */
  490. #define MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_MASK (0x7 << 15)
  491. #define MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_OFFSET 15
  492. #define MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_MASK (0x7 << 12)
  493. #define MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_OFFSET 12
  494. #define MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_MASK (0x7 << 9)
  495. #define MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_OFFSET 9
  496. /* LCDIF2 on i.MX6SX */
  497. #define MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_MASK (0x7 << 6)
  498. #define MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_OFFSET 6
  499. #define MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_MASK (0x7 << 3)
  500. #define MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_OFFSET 3
  501. #define MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_MASK (0x7 << 0)
  502. #define MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_OFFSET 0
  503. /*LCD on i.MX6SL */
  504. #define MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_MASK (0x7 << 6)
  505. #define MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_OFFSET 6
  506. #define MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_MASK (0x7 << 3)
  507. #define MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_OFFSET 3
  508. /* All IPU2_DI1 are LCDIF1 on MX6SX */
  509. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  510. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET 15
  511. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK (0x7 << 12)
  512. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET 12
  513. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK (0x7 << 9)
  514. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET 9
  515. /* All IPU2_DI0 are LCDIF2 on MX6SX */
  516. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  517. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET 6
  518. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK (0x7 << 3)
  519. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET 3
  520. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK 0x7
  521. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET 0
  522. /* Define the bits in register CSCDR3 */
  523. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK (0x7 << 16)
  524. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET 16
  525. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK (0x3 << 14)
  526. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET 14
  527. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK (0x7 << 11)
  528. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET 11
  529. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK (0x3 << 9)
  530. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET 9
  531. /* For i.MX6SL */
  532. #define MXC_CCM_CSCDR3_LCDIF_AXI_PODF_MASK (0x7 << 16)
  533. #define MXC_CCM_CSCDR3_LCDIF_AXI_PODF_OFFSET 16
  534. #define MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_MASK (0x3 << 14)
  535. #define MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_OFFSET 14
  536. /* Define the bits in register CDHIPR */
  537. #define MXC_CCM_CDHIPR_ARM_PODF_BUSY (1 << 16)
  538. #define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY (1 << 5)
  539. #ifndef CONFIG_MX6SX
  540. #define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY (1 << 4)
  541. #endif
  542. #define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY (1 << 3)
  543. #define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY (1 << 2)
  544. #define MXC_CCM_CDHIPR_AHB_PODF_BUSY (1 << 1)
  545. #define MXC_CCM_CDHIPR_AXI_PODF_BUSY 1
  546. /* Define the bits in register CLPCR */
  547. #define MXC_CCM_CLPCR_MASK_L2CC_IDLE (1 << 27)
  548. #define MXC_CCM_CLPCR_MASK_SCU_IDLE (1 << 26)
  549. #ifndef CONFIG_MX6SX
  550. #define MXC_CCM_CLPCR_MASK_CORE3_WFI (1 << 25)
  551. #define MXC_CCM_CLPCR_MASK_CORE2_WFI (1 << 24)
  552. #define MXC_CCM_CLPCR_MASK_CORE1_WFI (1 << 23)
  553. #endif
  554. #define MXC_CCM_CLPCR_MASK_CORE0_WFI (1 << 22)
  555. #define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS (1 << 21)
  556. #ifndef CONFIG_MX6SX
  557. #define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS (1 << 19)
  558. #define MXC_CCM_CLPCR_WB_CORE_AT_LPM (1 << 17)
  559. #endif
  560. #define MXC_CCM_CLPCR_WB_PER_AT_LPM (1 << 16)
  561. #define MXC_CCM_CLPCR_COSC_PWRDOWN (1 << 11)
  562. #define MXC_CCM_CLPCR_STBY_COUNT_MASK (0x3 << 9)
  563. #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET 9
  564. #define MXC_CCM_CLPCR_VSTBY (1 << 8)
  565. #define MXC_CCM_CLPCR_DIS_REF_OSC (1 << 7)
  566. #define MXC_CCM_CLPCR_SBYOS (1 << 6)
  567. #define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM (1 << 5)
  568. #ifndef CONFIG_MX6SX
  569. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK (0x3 << 3)
  570. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET 3
  571. #define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY (1 << 2)
  572. #endif
  573. #define MXC_CCM_CLPCR_LPM_MASK 0x3
  574. #define MXC_CCM_CLPCR_LPM_OFFSET 0
  575. /* Define the bits in register CISR */
  576. #define MXC_CCM_CISR_ARM_PODF_LOADED (1 << 26)
  577. #ifndef CONFIG_MX6SX
  578. #define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED (1 << 23)
  579. #endif
  580. #define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED (1 << 22)
  581. #define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED (1 << 21)
  582. #define MXC_CCM_CISR_AHB_PODF_LOADED (1 << 20)
  583. #define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED (1 << 19)
  584. #define MXC_CCM_CISR_AXI_PODF_LOADED (1 << 17)
  585. #define MXC_CCM_CISR_COSC_READY (1 << 6)
  586. #define MXC_CCM_CISR_LRF_PLL 1
  587. /* Define the bits in register CIMR */
  588. #define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED (1 << 26)
  589. #ifndef CONFIG_MX6SX
  590. #define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED (1 << 23)
  591. #endif
  592. #define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED (1 << 22)
  593. #define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED (1 << 21)
  594. #define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED (1 << 20)
  595. #define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED (1 << 19)
  596. #define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED (1 << 17)
  597. #define MXC_CCM_CIMR_MASK_COSC_READY (1 << 6)
  598. #define MXC_CCM_CIMR_MASK_LRF_PLL 1
  599. /* Define the bits in register CCOSR */
  600. #define MXC_CCM_CCOSR_CKO2_EN_OFFSET (1 << 24)
  601. #define MXC_CCM_CCOSR_CKO2_DIV_MASK (0x7 << 21)
  602. #define MXC_CCM_CCOSR_CKO2_DIV_OFFSET 21
  603. #define MXC_CCM_CCOSR_CKO2_SEL_OFFSET 16
  604. #define MXC_CCM_CCOSR_CKO2_SEL_MASK (0x1F << 16)
  605. #define MXC_CCM_CCOSR_CLK_OUT_SEL (0x1 << 8)
  606. #define MXC_CCM_CCOSR_CKOL_EN (0x1 << 7)
  607. #define MXC_CCM_CCOSR_CKOL_DIV_MASK (0x7 << 4)
  608. #define MXC_CCM_CCOSR_CKOL_DIV_OFFSET 4
  609. #define MXC_CCM_CCOSR_CKOL_SEL_MASK 0xF
  610. #define MXC_CCM_CCOSR_CKOL_SEL_OFFSET 0
  611. /* Define the bits in registers CGPR */
  612. #define MXC_CCM_CGPR_FAST_PLL_EN (1 << 16)
  613. #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
  614. #define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS (1 << 2)
  615. #define MXC_CCM_CGPR_PMIC_DELAY_SCALER 1
  616. /* Define the bits in registers CCGRx */
  617. #define MXC_CCM_CCGR_CG_MASK 3
  618. /* i.MX 6ULL */
  619. #define MXC_CCM_CCGR0_DCP_CLK_OFFSET 10
  620. #define MXC_CCM_CCGR0_DCP_CLK_MASK (3 << MXC_CCM_CCGR0_DCP_CLK_OFFSET)
  621. #define MXC_CCM_CCGR0_ENET_CLK_ENABLE_OFFSET 12
  622. #define MXC_CCM_CCGR0_ENET_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR0_ENET_CLK_ENABLE_OFFSET)
  623. #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 0
  624. #define MXC_CCM_CCGR0_AIPS_TZ1_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
  625. #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 2
  626. #define MXC_CCM_CCGR0_AIPS_TZ2_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
  627. #define MXC_CCM_CCGR0_APBHDMA_OFFSET 4
  628. #define MXC_CCM_CCGR0_APBHDMA_MASK (3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
  629. #define MXC_CCM_CCGR0_ASRC_OFFSET 6
  630. #define MXC_CCM_CCGR0_ASRC_MASK (3 << MXC_CCM_CCGR0_ASRC_OFFSET)
  631. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET 8
  632. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK (3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
  633. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET 10
  634. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
  635. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET 12
  636. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
  637. #define MXC_CCM_CCGR0_CAN1_OFFSET 14
  638. #define MXC_CCM_CCGR0_CAN1_MASK (3 << MXC_CCM_CCGR0_CAN1_OFFSET)
  639. #define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET 16
  640. #define MXC_CCM_CCGR0_CAN1_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
  641. #define MXC_CCM_CCGR0_CAN2_OFFSET 18
  642. #define MXC_CCM_CCGR0_CAN2_MASK (3 << MXC_CCM_CCGR0_CAN2_OFFSET)
  643. #define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET 20
  644. #define MXC_CCM_CCGR0_CAN2_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
  645. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET 22
  646. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK (3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
  647. #define MXC_CCM_CCGR0_DCIC1_OFFSET 24
  648. #define MXC_CCM_CCGR0_DCIC1_MASK (3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
  649. #define MXC_CCM_CCGR0_DCIC2_OFFSET 26
  650. #define MXC_CCM_CCGR0_DCIC2_MASK (3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
  651. #ifdef CONFIG_MX6SX
  652. #define MXC_CCM_CCGR0_AIPS_TZ3_OFFSET 30
  653. #define MXC_CCM_CCGR0_AIPS_TZ3_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ3_OFFSET)
  654. #else
  655. #define MXC_CCM_CCGR0_DTCP_OFFSET 28
  656. #define MXC_CCM_CCGR0_DTCP_MASK (3 << MXC_CCM_CCGR0_DTCP_OFFSET)
  657. #endif
  658. #define MXC_CCM_CCGR1_ECSPI1S_OFFSET 0
  659. #define MXC_CCM_CCGR1_ECSPI1S_MASK (3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
  660. #define MXC_CCM_CCGR1_ECSPI2S_OFFSET 2
  661. #define MXC_CCM_CCGR1_ECSPI2S_MASK (3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
  662. #define MXC_CCM_CCGR1_ECSPI3S_OFFSET 4
  663. #define MXC_CCM_CCGR1_ECSPI3S_MASK (3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
  664. #define MXC_CCM_CCGR1_ECSPI4S_OFFSET 6
  665. #define MXC_CCM_CCGR1_ECSPI4S_MASK (3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
  666. #define MXC_CCM_CCGR1_ECSPI5S_OFFSET 8
  667. #define MXC_CCM_CCGR1_ECSPI5S_MASK (3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
  668. /* CCGR1_ENET does not exist on i.MX6SX/UL */
  669. #define MXC_CCM_CCGR1_ENET_OFFSET 10
  670. #define MXC_CCM_CCGR1_ENET_MASK (3 << MXC_CCM_CCGR1_ENET_OFFSET)
  671. #define MXC_CCM_CCGR1_EPIT1S_OFFSET 12
  672. #define MXC_CCM_CCGR1_EPIT1S_MASK (3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
  673. #define MXC_CCM_CCGR1_EPIT2S_OFFSET 14
  674. #define MXC_CCM_CCGR1_EPIT2S_MASK (3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
  675. #define MXC_CCM_CCGR1_ESAIS_OFFSET 16
  676. #define MXC_CCM_CCGR1_ESAIS_MASK (3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
  677. #ifdef CONFIG_MX6SX
  678. #define MXC_CCM_CCGR1_WAKEUP_OFFSET 18
  679. #define MXC_CCM_CCGR1_WAKEUP_MASK (3 << MXC_CCM_CCGR1_WAKEUP_OFFSET)
  680. #endif
  681. #define MXC_CCM_CCGR1_GPT_BUS_OFFSET 20
  682. #define MXC_CCM_CCGR1_GPT_BUS_MASK (3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
  683. #define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET 22
  684. #define MXC_CCM_CCGR1_GPT_SERIAL_MASK (3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
  685. #ifndef CONFIG_MX6SX
  686. #define MXC_CCM_CCGR1_GPU2D_OFFSET 24
  687. #define MXC_CCM_CCGR1_GPU2D_MASK (3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
  688. #endif
  689. #define MXC_CCM_CCGR1_GPU3D_OFFSET 26
  690. #define MXC_CCM_CCGR1_GPU3D_MASK (3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
  691. #ifdef CONFIG_MX6SX
  692. #define MXC_CCM_CCGR1_OCRAM_S_OFFSET 28
  693. #define MXC_CCM_CCGR1_OCRAM_S_MASK (3 << MXC_CCM_CCGR1_OCRAM_S_OFFSET)
  694. #define MXC_CCM_CCGR1_CANFD_OFFSET 30
  695. #define MXC_CCM_CCGR1_CANFD_MASK (3 << MXC_CCM_CCGR1_CANFD_OFFSET)
  696. #endif
  697. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET 0
  698. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
  699. /* i.MX6SX/UL */
  700. #define MXC_CCM_CCGR2_CSI_OFFSET 2
  701. #define MXC_CCM_CCGR2_CSI_MASK (3 << MXC_CCM_CCGR2_CSI_OFFSET)
  702. #ifndef CONFIG_MX6SX
  703. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET 4
  704. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
  705. #endif
  706. #define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET 6
  707. #define MXC_CCM_CCGR2_I2C1_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
  708. #define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET 8
  709. #define MXC_CCM_CCGR2_I2C2_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
  710. #define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET 10
  711. #define MXC_CCM_CCGR2_I2C3_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
  712. #define MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET 8
  713. #define MXC_CCM_CCGR1_I2C4_SERIAL_MASK (3 << MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET)
  714. #define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET 12
  715. #define MXC_CCM_CCGR2_OCOTP_CTRL_MASK (3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
  716. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET 14
  717. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK (3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
  718. #define MXC_CCM_CCGR2_IPMUX1_OFFSET 16
  719. #define MXC_CCM_CCGR2_IPMUX1_MASK (3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
  720. #define MXC_CCM_CCGR2_IPMUX2_OFFSET 18
  721. #define MXC_CCM_CCGR2_IPMUX2_MASK (3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
  722. #define MXC_CCM_CCGR2_IPMUX3_OFFSET 20
  723. #define MXC_CCM_CCGR2_IPMUX3_MASK (3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
  724. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET 22
  725. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
  726. /* i.MX6SX/UL LCD and PXP */
  727. #define MXC_CCM_CCGR2_LCD_OFFSET 28
  728. #define MXC_CCM_CCGR2_LCD_MASK (3 << MXC_CCM_CCGR2_LCD_OFFSET)
  729. #define MXC_CCM_CCGR2_PXP_OFFSET 30
  730. #define MXC_CCM_CCGR2_PXP_MASK (3 << MXC_CCM_CCGR2_PXP_OFFSET)
  731. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET 24
  732. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
  733. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET 26
  734. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK (3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
  735. /* i.MX6ULL */
  736. #define MXC_CCM_CCGR2_ESAI_CLK_OFFSET 0
  737. #define MXC_CCM_CCGR2_ESAI_CLK_MASK (3 << MXC_CCM_CCGR2_ESAI_CLK_OFFSET)
  738. #define MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_OFFSET 4
  739. #define MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_MASK (3 << MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_OFFSET)
  740. /* Exist on i.MX6SX */
  741. #define MXC_CCM_CCGR3_M4_OFFSET 2
  742. #define MXC_CCM_CCGR3_M4_MASK (3 << MXC_CCM_CCGR3_M4_OFFSET)
  743. /* i.MX6ULL */
  744. #define MXC_CCM_CCGR3_EPDC_CLK_ENABLE_OFFSET 4
  745. #define MXC_CCM_CCGR3_EPDC_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR3_EPDC_CLK_ENABLE_OFFSET)
  746. #define MXC_CCM_CCGR3_ENET_OFFSET 4
  747. #define MXC_CCM_CCGR3_ENET_MASK (3 << MXC_CCM_CCGR3_ENET_OFFSET)
  748. #define MXC_CCM_CCGR3_QSPI_OFFSET 14
  749. #define MXC_CCM_CCGR3_QSPI_MASK (3 << MXC_CCM_CCGR3_QSPI_OFFSET)
  750. /* i.MX6SL */
  751. #define MXC_CCM_CCGR3_LCDIF_AXI_OFFSET 6
  752. #define MXC_CCM_CCGR3_LCDIF_AXI_MASK (3 << MXC_CCM_CCGR3_LCDIF_AXI_OFFSET)
  753. #define MXC_CCM_CCGR3_LCDIF_PIX_OFFSET 8
  754. #define MXC_CCM_CCGR3_LCDIF_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF_PIX_OFFSET)
  755. #define MXC_CCM_CCGR3_IPU1_IPU_OFFSET 0
  756. #define MXC_CCM_CCGR3_IPU1_IPU_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
  757. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET 2
  758. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
  759. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET 4
  760. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
  761. #define MXC_CCM_CCGR3_IPU2_IPU_OFFSET 6
  762. #define MXC_CCM_CCGR3_IPU2_IPU_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
  763. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET 8
  764. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
  765. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET 10
  766. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
  767. #define MXC_CCM_CCGR3_LDB_DI0_OFFSET 12
  768. #define MXC_CCM_CCGR3_LDB_DI0_MASK (3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
  769. /* QSPI1 exists on i.MX6SX/UL */
  770. #define MXC_CCM_CCGR3_QSPI1_OFFSET 14
  771. #define MXC_CCM_CCGR3_QSPI1_MASK (3 << MXC_CCM_CCGR3_QSPI1_OFFSET)
  772. #define MXC_CCM_CCGR3_LDB_DI1_OFFSET 14
  773. #define MXC_CCM_CCGR3_LDB_DI1_MASK (3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
  774. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET 16
  775. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK (3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
  776. /* A7_CLKDIV/WDOG1 on i.MX6UL */
  777. #define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET 16
  778. #define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET)
  779. #define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET 18
  780. #define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_MASK (3 << MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET)
  781. #define MXC_CCM_CCGR3_MLB_OFFSET 18
  782. #define MXC_CCM_CCGR3_MLB_MASK (3 << MXC_CCM_CCGR3_MLB_OFFSET)
  783. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET 20
  784. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
  785. #ifndef CONFIG_MX6SX
  786. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET 22
  787. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
  788. #endif
  789. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET 24
  790. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
  791. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET 26
  792. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
  793. #define MXC_CCM_CCGR3_DISP_AXI_OFFSET 6
  794. #define MXC_CCM_CCGR3_DISP_AXI_MASK (3 << MXC_CCM_CCGR3_DISP_AXI_OFFSET)
  795. #define MXC_CCM_CCGR3_LCDIF2_PIX_OFFSET 8
  796. #define MXC_CCM_CCGR3_LCDIF2_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF2_PIX_OFFSET)
  797. #define MXC_CCM_CCGR3_LCDIF1_PIX_OFFSET 10
  798. #define MXC_CCM_CCGR3_LCDIF1_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF1_PIX_OFFSET)
  799. /* AXI on i.MX6UL */
  800. #define MXC_CCM_CCGR3_AXI_CLK_OFFSET 28
  801. #define MXC_CCM_CCGR3_AXI_CLK_MASK (3 << MXC_CCM_CCGR3_AXI_CLK_OFFSET)
  802. #define MXC_CCM_CCGR3_OCRAM_OFFSET 28
  803. #define MXC_CCM_CCGR3_OCRAM_MASK (3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
  804. /* GPIO4 on i.MX6UL/ULL */
  805. #define MXC_CCM_CCGR3_GPIO4_CLK_OFFSET 30
  806. #define MXC_CCM_CCGR3_GPIO4_CLK_MASK (3 << MXC_CCM_CCGR3_GPIO4_CLK_OFFSET)
  807. #ifndef CONFIG_MX6SX
  808. #define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET 30
  809. #define MXC_CCM_CCGR3_OPENVGAXICLK_MASK (3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
  810. #endif
  811. /* i.MX6ULL */
  812. #define MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_OFFSET 30
  813. #define MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_MASK (3 << MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_OFFSET)
  814. #define MXC_CCM_CCGR4_PCIE_OFFSET 0
  815. #define MXC_CCM_CCGR4_PCIE_MASK (3 << MXC_CCM_CCGR4_PCIE_OFFSET)
  816. /* QSPI2 on i.MX6SX */
  817. #define MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET 10
  818. #define MXC_CCM_CCGR4_QSPI2_ENFC_MASK (3 << MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET)
  819. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET 8
  820. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
  821. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET 12
  822. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
  823. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET 14
  824. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
  825. #define MXC_CCM_CCGR4_PWM1_OFFSET 16
  826. #define MXC_CCM_CCGR4_PWM1_MASK (3 << MXC_CCM_CCGR4_PWM1_OFFSET)
  827. #define MXC_CCM_CCGR4_PWM2_OFFSET 18
  828. #define MXC_CCM_CCGR4_PWM2_MASK (3 << MXC_CCM_CCGR4_PWM2_OFFSET)
  829. #define MXC_CCM_CCGR4_PWM3_OFFSET 20
  830. #define MXC_CCM_CCGR4_PWM3_MASK (3 << MXC_CCM_CCGR4_PWM3_OFFSET)
  831. #define MXC_CCM_CCGR4_PWM4_OFFSET 22
  832. #define MXC_CCM_CCGR4_PWM4_MASK (3 << MXC_CCM_CCGR4_PWM4_OFFSET)
  833. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET 24
  834. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
  835. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET 26
  836. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
  837. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET 28
  838. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
  839. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET 30
  840. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
  841. #define MXC_CCM_CCGR5_ROM_OFFSET 0
  842. #define MXC_CCM_CCGR5_ROM_MASK (3 << MXC_CCM_CCGR5_ROM_OFFSET)
  843. #ifndef CONFIG_MX6SX
  844. #define MXC_CCM_CCGR5_SATA_OFFSET 4
  845. #define MXC_CCM_CCGR5_SATA_MASK (3 << MXC_CCM_CCGR5_SATA_OFFSET)
  846. #endif
  847. #define MXC_CCM_CCGR5_SDMA_OFFSET 6
  848. #define MXC_CCM_CCGR5_SDMA_MASK (3 << MXC_CCM_CCGR5_SDMA_OFFSET)
  849. #define MXC_CCM_CCGR5_SPBA_OFFSET 12
  850. #define MXC_CCM_CCGR5_SPBA_MASK (3 << MXC_CCM_CCGR5_SPBA_OFFSET)
  851. #define MXC_CCM_CCGR5_SPDIF_OFFSET 14
  852. #define MXC_CCM_CCGR5_SPDIF_MASK (3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
  853. #define MXC_CCM_CCGR5_SSI1_OFFSET 18
  854. #define MXC_CCM_CCGR5_SSI1_MASK (3 << MXC_CCM_CCGR5_SSI1_OFFSET)
  855. #define MXC_CCM_CCGR5_SSI2_OFFSET 20
  856. #define MXC_CCM_CCGR5_SSI2_MASK (3 << MXC_CCM_CCGR5_SSI2_OFFSET)
  857. #define MXC_CCM_CCGR5_SSI3_OFFSET 22
  858. #define MXC_CCM_CCGR5_SSI3_MASK (3 << MXC_CCM_CCGR5_SSI3_OFFSET)
  859. #define MXC_CCM_CCGR5_UART_OFFSET 24
  860. #define MXC_CCM_CCGR5_UART_MASK (3 << MXC_CCM_CCGR5_UART_OFFSET)
  861. #define MXC_CCM_CCGR5_UART_SERIAL_OFFSET 26
  862. #define MXC_CCM_CCGR5_UART_SERIAL_MASK (3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
  863. #ifdef CONFIG_MX6SX
  864. #define MXC_CCM_CCGR5_SAI1_OFFSET 20
  865. #define MXC_CCM_CCGR5_SAI1_MASK (3 << MXC_CCM_CCGR5_SAI1_OFFSET)
  866. #define MXC_CCM_CCGR5_SAI2_OFFSET 30
  867. #define MXC_CCM_CCGR5_SAI2_MASK (3 << MXC_CCM_CCGR5_SAI2_OFFSET)
  868. #endif
  869. /* PRG_CLK0 exists on i.MX6QP */
  870. #define MXC_CCM_CCGR6_PRG_CLK0_MASK (3 << 24)
  871. #define MXC_CCM_CCGR6_USBOH3_OFFSET 0
  872. #define MXC_CCM_CCGR6_USBOH3_MASK (3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
  873. #define MXC_CCM_CCGR6_USDHC1_OFFSET 2
  874. #define MXC_CCM_CCGR6_USDHC1_MASK (3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
  875. #define MXC_CCM_CCGR6_USDHC2_OFFSET 4
  876. #define MXC_CCM_CCGR6_USDHC2_MASK (3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
  877. #define MXC_CCM_CCGR6_SIM1_CLK_OFFSET 6
  878. #define MXC_CCM_CCGR6_SIM1_CLK_MASK (3 << MXC_CCM_CCGR6_SIM1_CLK_OFFSET)
  879. #define MXC_CCM_CCGR6_SIM2_CLK_OFFSET 8
  880. #define MXC_CCM_CCGR6_SIM2_CLK_MASK (3 << MXC_CCM_CCGR6_SIM2_CLK_OFFSET)
  881. /* i.MX6ULL */
  882. #define MXC_CCM_CCGR6_IPMUX4_CLK_OFFSET 8
  883. #define MXC_CCM_CCGR6_IPMUX4_CLK_MASK (3 << MXC_CCM_CCGR6_IPMUX4_CLK_OFFSET)
  884. /* GPMI/BCH on i.MX6UL */
  885. #define MXC_CCM_CCGR6_BCH_OFFSET 6
  886. #define MXC_CCM_CCGR6_BCH_MASK (3 << MXC_CCM_CCGR6_BCH_OFFSET)
  887. #define MXC_CCM_CCGR6_GPMI_OFFSET 8
  888. #define MXC_CCM_CCGR6_GPMI_MASK (3 << MXC_CCM_CCGR6_GPMI_OFFSET)
  889. #define MXC_CCM_CCGR6_USDHC3_OFFSET 6
  890. #define MXC_CCM_CCGR6_USDHC3_MASK (3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
  891. #define MXC_CCM_CCGR6_USDHC4_OFFSET 8
  892. #define MXC_CCM_CCGR6_USDHC4_MASK (3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
  893. #define MXC_CCM_CCGR6_EMI_SLOW_OFFSET 10
  894. #define MXC_CCM_CCGR6_EMI_SLOW_MASK (3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
  895. /* i.MX6ULL */
  896. #define MXC_CCM_CCGR6_AIPS_TZ3_CLK_OFFSET 18
  897. #define MXC_CCM_CCGR6_AIPS_TZ3_CLK_MASK (3 << MXC_CCM_CCGR6_AIPS_TZ3_CLK_OFFSET)
  898. /* The following *CCGR6* exist only i.MX6SX */
  899. #define MXC_CCM_CCGR6_PWM8_OFFSET 16
  900. #define MXC_CCM_CCGR6_PWM8_MASK (3 << MXC_CCM_CCGR6_PWM8_OFFSET)
  901. #define MXC_CCM_CCGR6_VADC_OFFSET 20
  902. #define MXC_CCM_CCGR6_VADC_MASK (3 << MXC_CCM_CCGR6_VADC_OFFSET)
  903. #define MXC_CCM_CCGR6_GIS_OFFSET 22
  904. #define MXC_CCM_CCGR6_GIS_MASK (3 << MXC_CCM_CCGR6_GIS_OFFSET)
  905. #define MXC_CCM_CCGR6_I2C4_OFFSET 24
  906. #define MXC_CCM_CCGR6_I2C4_MASK (3 << MXC_CCM_CCGR6_I2C4_OFFSET)
  907. #define MXC_CCM_CCGR6_PWM5_OFFSET 26
  908. #define MXC_CCM_CCGR6_PWM5_MASK (3 << MXC_CCM_CCGR6_PWM5_OFFSET)
  909. #define MXC_CCM_CCGR6_PWM6_OFFSET 28
  910. #define MXC_CCM_CCGR6_PWM6_MASK (3 << MXC_CCM_CCGR6_PWM6_OFFSET)
  911. #define MXC_CCM_CCGR6_PWM7_OFFSET 30
  912. #define MXC_CCM_CCGR6_PWM7_MASK (3 << MXC_CCM_CCGR6_PWM7_OFFSET)
  913. /* The two does not exist on i.MX6SX */
  914. #define MXC_CCM_CCGR6_VDOAXICLK_OFFSET 12
  915. #define MXC_CCM_CCGR6_VDOAXICLK_MASK (3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
  916. #define BM_ANADIG_PLL_SYS_LOCK 0x80000000
  917. #define BP_ANADIG_PLL_SYS_RSVD0 20
  918. #define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
  919. #define BF_ANADIG_PLL_SYS_RSVD0(v) \
  920. (((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
  921. #define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
  922. #define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
  923. #define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
  924. #define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
  925. #define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC 14
  926. #define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
  927. #define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v) \
  928. (((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
  929. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M 0x0
  930. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
  931. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
  932. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR 0x3
  933. #define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
  934. #define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
  935. #define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
  936. #define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
  937. #define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
  938. #define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
  939. #define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
  940. #define BP_ANADIG_PLL_SYS_DIV_SELECT 0
  941. #define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
  942. #define BF_ANADIG_PLL_SYS_DIV_SELECT(v) \
  943. (((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
  944. #define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
  945. #define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1 17
  946. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
  947. #define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v) \
  948. (((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
  949. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
  950. #define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 14
  951. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
  952. #define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v) \
  953. (((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
  954. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M 0x0
  955. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
  956. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
  957. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR 0x3
  958. #define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
  959. #define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
  960. #define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
  961. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
  962. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
  963. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
  964. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
  965. #define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
  966. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
  967. #define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0 2
  968. #define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
  969. #define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v) \
  970. (((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
  971. #define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0
  972. #define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
  973. #define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v) \
  974. (((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
  975. #define BM_ANADIG_PLL_528_LOCK 0x80000000
  976. #define BP_ANADIG_PLL_528_RSVD1 19
  977. #define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
  978. #define BF_ANADIG_PLL_528_RSVD1(v) \
  979. (((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
  980. #define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
  981. #define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
  982. #define BM_ANADIG_PLL_528_BYPASS 0x00010000
  983. #define BP_ANADIG_PLL_528_BYPASS_CLK_SRC 14
  984. #define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
  985. #define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v) \
  986. (((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
  987. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M 0x0
  988. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
  989. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
  990. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR 0x3
  991. #define BM_ANADIG_PLL_528_ENABLE 0x00002000
  992. #define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
  993. #define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
  994. #define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
  995. #define BM_ANADIG_PLL_528_HALF_CP 0x00000200
  996. #define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
  997. #define BM_ANADIG_PLL_528_HALF_LF 0x00000080
  998. #define BP_ANADIG_PLL_528_RSVD0 1
  999. #define BM_ANADIG_PLL_528_RSVD0 0x0000007E
  1000. #define BF_ANADIG_PLL_528_RSVD0(v) \
  1001. (((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
  1002. #define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
  1003. #define BP_ANADIG_PLL_528_SS_STOP 16
  1004. #define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
  1005. #define BF_ANADIG_PLL_528_SS_STOP(v) \
  1006. (((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
  1007. #define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
  1008. #define BP_ANADIG_PLL_528_SS_STEP 0
  1009. #define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
  1010. #define BF_ANADIG_PLL_528_SS_STEP(v) \
  1011. (((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
  1012. #define BP_ANADIG_PLL_528_NUM_RSVD0 30
  1013. #define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
  1014. #define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
  1015. (((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
  1016. #define BP_ANADIG_PLL_528_NUM_A 0
  1017. #define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
  1018. #define BF_ANADIG_PLL_528_NUM_A(v) \
  1019. (((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
  1020. #define BP_ANADIG_PLL_528_DENOM_RSVD0 30
  1021. #define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
  1022. #define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
  1023. (((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
  1024. #define BP_ANADIG_PLL_528_DENOM_B 0
  1025. #define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
  1026. #define BF_ANADIG_PLL_528_DENOM_B(v) \
  1027. (((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
  1028. #define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
  1029. #define BP_ANADIG_PLL_AUDIO_RSVD0 22
  1030. #define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
  1031. #define BF_ANADIG_PLL_AUDIO_RSVD0(v) \
  1032. (((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
  1033. #define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
  1034. #define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 19
  1035. #define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
  1036. #define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v) \
  1037. (((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
  1038. #define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
  1039. #define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
  1040. #define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
  1041. #define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 14
  1042. #define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
  1043. #define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v) \
  1044. (((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
  1045. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M 0x0
  1046. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
  1047. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
  1048. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR 0x3
  1049. #define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
  1050. #define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
  1051. #define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
  1052. #define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
  1053. #define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
  1054. #define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
  1055. #define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
  1056. #define BP_ANADIG_PLL_AUDIO_DIV_SELECT 0
  1057. #define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
  1058. #define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v) \
  1059. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
  1060. #define BP_ANADIG_PLL_AUDIO_NUM_RSVD0 30
  1061. #define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
  1062. #define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
  1063. (((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
  1064. #define BP_ANADIG_PLL_AUDIO_NUM_A 0
  1065. #define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
  1066. #define BF_ANADIG_PLL_AUDIO_NUM_A(v) \
  1067. (((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
  1068. #define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0 30
  1069. #define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
  1070. #define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
  1071. (((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
  1072. #define BP_ANADIG_PLL_AUDIO_DENOM_B 0
  1073. #define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
  1074. #define BF_ANADIG_PLL_AUDIO_DENOM_B(v) \
  1075. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
  1076. #define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
  1077. #define BP_ANADIG_PLL_VIDEO_RSVD0 22
  1078. #define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
  1079. #define BF_ANADIG_PLL_VIDEO_RSVD0(v) \
  1080. (((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
  1081. #define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
  1082. #define BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT 19
  1083. #define BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT 0x00180000
  1084. #define BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(v) \
  1085. (((v) << 19) & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT)
  1086. #define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
  1087. #define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
  1088. #define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
  1089. #define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 14
  1090. #define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
  1091. #define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v) \
  1092. (((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
  1093. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M 0x0
  1094. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
  1095. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
  1096. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR 0x3
  1097. #define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
  1098. #define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
  1099. #define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
  1100. #define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
  1101. #define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
  1102. #define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
  1103. #define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
  1104. #define BP_ANADIG_PLL_VIDEO_DIV_SELECT 0
  1105. #define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
  1106. #define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v) \
  1107. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
  1108. #define BP_ANADIG_PLL_VIDEO_NUM_RSVD0 30
  1109. #define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
  1110. #define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
  1111. (((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
  1112. #define BP_ANADIG_PLL_VIDEO_NUM_A 0
  1113. #define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
  1114. #define BF_ANADIG_PLL_VIDEO_NUM_A(v) \
  1115. (((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
  1116. #define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0 30
  1117. #define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
  1118. #define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
  1119. (((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
  1120. #define BP_ANADIG_PLL_VIDEO_DENOM_B 0
  1121. #define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
  1122. #define BF_ANADIG_PLL_VIDEO_DENOM_B(v) \
  1123. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
  1124. #define BM_ANADIG_PLL_ENET_LOCK 0x80000000
  1125. #define BP_ANADIG_PLL_ENET_RSVD1 21
  1126. #define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
  1127. #define BF_ANADIG_PLL_ENET_RSVD1(v) \
  1128. (((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
  1129. #define BM_ANADIG_PLL_ENET_REF_25M_ENABLE 0x00200000
  1130. #define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
  1131. #define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
  1132. #define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
  1133. #define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
  1134. #define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
  1135. #define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC 14
  1136. #define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
  1137. #define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v) \
  1138. (((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
  1139. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M 0x0
  1140. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
  1141. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
  1142. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR 0x3
  1143. #define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
  1144. #define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
  1145. #define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
  1146. #define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
  1147. #define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
  1148. #define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
  1149. #define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
  1150. #define BP_ANADIG_PLL_ENET_RSVD0 2
  1151. #define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
  1152. #define BF_ANADIG_PLL_ENET_RSVD0(v) \
  1153. (((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
  1154. #define BP_ANADIG_PLL_ENET_DIV_SELECT 0
  1155. #define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
  1156. #define BF_ANADIG_PLL_ENET_DIV_SELECT(v) \
  1157. (((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
  1158. /* ENET2 for i.MX6SX/UL */
  1159. #define BM_ANADIG_PLL_ENET2_ENABLE 0x00100000
  1160. #define BM_ANADIG_PLL_ENET2_DIV_SELECT 0x0000000C
  1161. #define BF_ANADIG_PLL_ENET2_DIV_SELECT(v) \
  1162. (((v) << 2) & BM_ANADIG_PLL_ENET2_DIV_SELECT)
  1163. #define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
  1164. #define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
  1165. #define BP_ANADIG_PFD_480_PFD3_FRAC 24
  1166. #define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
  1167. #define BF_ANADIG_PFD_480_PFD3_FRAC(v) \
  1168. (((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
  1169. #define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
  1170. #define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
  1171. #define BP_ANADIG_PFD_480_PFD2_FRAC 16
  1172. #define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
  1173. #define BF_ANADIG_PFD_480_PFD2_FRAC(v) \
  1174. (((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
  1175. #define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
  1176. #define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
  1177. #define BP_ANADIG_PFD_480_PFD1_FRAC 8
  1178. #define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
  1179. #define BF_ANADIG_PFD_480_PFD1_FRAC(v) \
  1180. (((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
  1181. #define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
  1182. #define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
  1183. #define BP_ANADIG_PFD_480_PFD0_FRAC 0
  1184. #define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
  1185. #define BF_ANADIG_PFD_480_PFD0_FRAC(v) \
  1186. (((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
  1187. #define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
  1188. #define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
  1189. #define BP_ANADIG_PFD_528_PFD3_FRAC 24
  1190. #define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
  1191. #define BF_ANADIG_PFD_528_PFD3_FRAC(v) \
  1192. (((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
  1193. #define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
  1194. #define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
  1195. #define BP_ANADIG_PFD_528_PFD2_FRAC 16
  1196. #define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
  1197. #define BF_ANADIG_PFD_528_PFD2_FRAC(v) \
  1198. (((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
  1199. #define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
  1200. #define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
  1201. #define BP_ANADIG_PFD_528_PFD1_FRAC 8
  1202. #define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
  1203. #define BF_ANADIG_PFD_528_PFD1_FRAC(v) \
  1204. (((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
  1205. #define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
  1206. #define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
  1207. #define BP_ANADIG_PFD_528_PFD0_FRAC 0
  1208. #define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
  1209. #define BF_ANADIG_PFD_528_PFD0_FRAC(v) \
  1210. (((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
  1211. #define BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF 0x00000008
  1212. #define BM_ANADIG_ANA_MISC0_REFTOP_VBGADJ 0x60
  1213. #define BM_ANADIG_ANA_MISC0_REFTOP_VBGADJ_SHIFT 4
  1214. #define BM_PMU_MISC2_AUDIO_DIV_MSB (1 << 23)
  1215. #define BP_PMU_MISC2_AUDIO_DIV_MSB 23
  1216. #define BM_PMU_MISC2_AUDIO_DIV_LSB (1 << 15)
  1217. #define BP_PMU_MISC2_AUDIO_DIV_LSB 15
  1218. #define PMU_MISC2_AUDIO_DIV(v) \
  1219. (((v & BM_PMU_MISC2_AUDIO_DIV_MSB) >> \
  1220. (BP_PMU_MISC2_AUDIO_DIV_MSB - 1)) | \
  1221. ((v & BM_PMU_MISC2_AUDIO_DIV_LSB) >> \
  1222. BP_PMU_MISC2_AUDIO_DIV_LSB))
  1223. #endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */