crm_regs.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __ARCH_ARM_MACH_MX51_CRM_REGS_H__
  6. #define __ARCH_ARM_MACH_MX51_CRM_REGS_H__
  7. #define MXC_CCM_BASE CCM_BASE_ADDR
  8. /* DPLL register mapping structure */
  9. struct mxc_pll_reg {
  10. u32 ctrl;
  11. u32 config;
  12. u32 op;
  13. u32 mfd;
  14. u32 mfn;
  15. u32 mfn_minus;
  16. u32 mfn_plus;
  17. u32 hfs_op;
  18. u32 hfs_mfd;
  19. u32 hfs_mfn;
  20. u32 mfn_togc;
  21. u32 destat;
  22. };
  23. /* Register maping of CCM*/
  24. struct mxc_ccm_reg {
  25. u32 ccr; /* 0x0000 */
  26. u32 ccdr;
  27. u32 csr;
  28. u32 ccsr;
  29. u32 cacrr; /* 0x0010*/
  30. u32 cbcdr;
  31. u32 cbcmr;
  32. u32 cscmr1;
  33. u32 cscmr2; /* 0x0020 */
  34. u32 cscdr1;
  35. u32 cs1cdr;
  36. u32 cs2cdr;
  37. u32 cdcdr; /* 0x0030 */
  38. u32 chsccdr;
  39. u32 cscdr2;
  40. u32 cscdr3;
  41. u32 cscdr4; /* 0x0040 */
  42. u32 cwdr;
  43. u32 cdhipr;
  44. u32 cdcr;
  45. u32 ctor; /* 0x0050 */
  46. u32 clpcr;
  47. u32 cisr;
  48. u32 cimr;
  49. u32 ccosr; /* 0x0060 */
  50. u32 cgpr;
  51. u32 CCGR0;
  52. u32 CCGR1;
  53. u32 CCGR2; /* 0x0070 */
  54. u32 CCGR3;
  55. u32 CCGR4;
  56. u32 CCGR5;
  57. u32 CCGR6; /* 0x0080 */
  58. #ifdef CONFIG_MX53
  59. u32 CCGR7; /* 0x0084 */
  60. #endif
  61. u32 cmeor;
  62. };
  63. /* Define the bits in register CCR */
  64. #define MXC_CCM_CCR_COSC_EN (0x1 << 12)
  65. #if defined(CONFIG_MX51)
  66. #define MXC_CCM_CCR_FPM_MULT (0x1 << 11)
  67. #endif
  68. #define MXC_CCM_CCR_CAMP2_EN (0x1 << 10)
  69. #define MXC_CCM_CCR_CAMP1_EN (0x1 << 9)
  70. #if defined(CONFIG_MX51)
  71. #define MXC_CCM_CCR_FPM_EN (0x1 << 8)
  72. #endif
  73. #define MXC_CCM_CCR_OSCNT_OFFSET 0
  74. #define MXC_CCM_CCR_OSCNT_MASK 0xFF
  75. #define MXC_CCM_CCR_OSCNT(v) ((v) & 0xFF)
  76. #define MXC_CCM_CCR_OSCNT_RD(r) ((r) & 0xFF)
  77. /* Define the bits in register CCSR */
  78. #if defined(CONFIG_MX51)
  79. #define MXC_CCM_CCSR_LP_APM (0x1 << 9)
  80. #elif defined(CONFIG_MX53)
  81. #define MXC_CCM_CCSR_LP_APM (0x1 << 10)
  82. #define MXC_CCM_CCSR_PLL4_SW_CLK_SEL (0x1 << 9)
  83. #endif
  84. #define MXC_CCM_CCSR_STEP_SEL_OFFSET 7
  85. #define MXC_CCM_CCSR_STEP_SEL_MASK (0x3 << 7)
  86. #define MXC_CCM_CCSR_STEP_SEL(v) (((v) & 0x3) << 7)
  87. #define MXC_CCM_CCSR_STEP_SEL_RD(r) (((r) >> 7) & 0x3)
  88. #define MXC_CCM_CCSR_PLL2_DIV_PODF_OFFSET 5
  89. #define MXC_CCM_CCSR_PLL2_DIV_PODF_MASK (0x3 << 5)
  90. #define MXC_CCM_CCSR_PLL2_DIV_PODF(v) (((v) & 0x3) << 5)
  91. #define MXC_CCM_CCSR_PLL2_DIV_PODF_RD(r) (((r) >> 5) & 0x3)
  92. #define MXC_CCM_CCSR_PLL3_DIV_PODF_OFFSET 3
  93. #define MXC_CCM_CCSR_PLL3_DIV_PODF_MASK (0x3 << 3)
  94. #define MXC_CCM_CCSR_PLL3_DIV_PODF(v) (((v) & 0x3) << 3)
  95. #define MXC_CCM_CCSR_PLL3_DIV_PODF_RD(r) (((r) >> 3) & 0x3)
  96. #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (0x1 << 2)
  97. #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (0x1 << 1)
  98. #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL 0x1
  99. /* Define the bits in register CACRR */
  100. #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
  101. #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
  102. #define MXC_CCM_CACRR_ARM_PODF(v) ((v) & 0x7)
  103. #define MXC_CCM_CACRR_ARM_PODF_RD(r) ((r) & 0x7)
  104. /* Define the bits in register CBCDR */
  105. #define MXC_CCM_CBCDR_DDR_HIFREQ_SEL (0x1 << 30)
  106. #define MXC_CCM_CBCDR_DDR_PODF_OFFSET 27
  107. #define MXC_CCM_CBCDR_DDR_PODF_MASK (0x7 << 27)
  108. #define MXC_CCM_CBCDR_DDR_PODF(v) (((v) & 0x7) << 27)
  109. #define MXC_CCM_CBCDR_DDR_PODF_RD(r) (((r) >> 27) & 0x7)
  110. #define MXC_CCM_CBCDR_EMI_CLK_SEL (0x1 << 26)
  111. #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (0x1 << 25)
  112. #define MXC_CCM_CBCDR_EMI_PODF_OFFSET 22
  113. #define MXC_CCM_CBCDR_EMI_PODF_MASK (0x7 << 22)
  114. #define MXC_CCM_CBCDR_EMI_PODF(v) (((v) & 0x7) << 22)
  115. #define MXC_CCM_CBCDR_EMI_PODF_RD(r) (((r) >> 22) & 0x7)
  116. #define MXC_CCM_CBCDR_AXI_B_PODF_OFFSET 19
  117. #define MXC_CCM_CBCDR_AXI_B_PODF_MASK (0x7 << 19)
  118. #define MXC_CCM_CBCDR_AXI_B_PODF(v) (((v) & 0x7) << 19)
  119. #define MXC_CCM_CBCDR_AXI_B_PODF_RD(r) (((r) >> 19) & 0x7)
  120. #define MXC_CCM_CBCDR_AXI_A_PODF_OFFSET 16
  121. #define MXC_CCM_CBCDR_AXI_A_PODF_MASK (0x7 << 16)
  122. #define MXC_CCM_CBCDR_AXI_A_PODF(v) (((v) & 0x7) << 16)
  123. #define MXC_CCM_CBCDR_AXI_A_PODF_RD(r) (((r) >> 16) & 0x7)
  124. #define MXC_CCM_CBCDR_NFC_PODF_OFFSET 13
  125. #define MXC_CCM_CBCDR_NFC_PODF_MASK (0x7 << 13)
  126. #define MXC_CCM_CBCDR_NFC_PODF(v) (((v) & 0x7) << 13)
  127. #define MXC_CCM_CBCDR_NFC_PODF_RD(r) (((r) >> 13) & 0x7)
  128. #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
  129. #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
  130. #define MXC_CCM_CBCDR_AHB_PODF(v) (((v) & 0x7) << 10)
  131. #define MXC_CCM_CBCDR_AHB_PODF_RD(r) (((r) >> 10) & 0x7)
  132. #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
  133. #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
  134. #define MXC_CCM_CBCDR_IPG_PODF(v) (((v) & 0x3) << 8)
  135. #define MXC_CCM_CBCDR_IPG_PODF_RD(r) (((r) >> 8) & 0x3)
  136. #define MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET 6
  137. #define MXC_CCM_CBCDR_PERCLK_PRED1_MASK (0x3 << 6)
  138. #define MXC_CCM_CBCDR_PERCLK_PRED1(v) (((v) & 0x3) << 6)
  139. #define MXC_CCM_CBCDR_PERCLK_PRED1_RD(r) (((r) >> 6) & 0x3)
  140. #define MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET 3
  141. #define MXC_CCM_CBCDR_PERCLK_PRED2_MASK (0x7 << 3)
  142. #define MXC_CCM_CBCDR_PERCLK_PRED2(v) (((v) & 0x7) << 3)
  143. #define MXC_CCM_CBCDR_PERCLK_PRED2_RD(r) (((r) >> 3) & 0x7)
  144. #define MXC_CCM_CBCDR_PERCLK_PODF_OFFSET 0
  145. #define MXC_CCM_CBCDR_PERCLK_PODF_MASK 0x7
  146. #define MXC_CCM_CBCDR_PERCLK_PODF(v) ((v) & 0x7)
  147. #define MXC_CCM_CBCDR_PERCLK_PODF_RD(r) ((r) & 0x7)
  148. /* Define the bits in register CSCMR1 */
  149. #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_OFFSET 30
  150. #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_MASK (0x3 << 30)
  151. #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL(v) (((v) & 0x3) << 30)
  152. #define MXC_CCM_CSCMR1_SSI_EXT2_CLK_SEL_RD(r) (((r) >> 30) & 0x3)
  153. #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_OFFSET 28
  154. #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_MASK (0x3 << 28)
  155. #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL(v) (((v) & 0x3) << 28)
  156. #define MXC_CCM_CSCMR1_SSI_EXT1_CLK_SEL_RD(r) (((r) >> 28) & 0x3)
  157. #define MXC_CCM_CSCMR1_USB_PHY_CLK_SEL (0x1 << 26)
  158. #define MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET 24
  159. #define MXC_CCM_CSCMR1_UART_CLK_SEL_MASK (0x3 << 24)
  160. #define MXC_CCM_CSCMR1_UART_CLK_SEL(v) (((v) & 0x3) << 24)
  161. #define MXC_CCM_CSCMR1_UART_CLK_SEL_RD(r) (((r) >> 24) & 0x3)
  162. #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_OFFSET 22
  163. #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK (0x3 << 22)
  164. #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL(v) (((v) & 0x3) << 22)
  165. #define MXC_CCM_CSCMR1_USBOH3_CLK_SEL_RD(r) (((r) >> 22) & 0x3)
  166. #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_OFFSET 20
  167. #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_MASK (0x3 << 20)
  168. #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL(v) (((v) & 0x3) << 20)
  169. #define MXC_CCM_CSCMR1_ESDHC1_MSHC1_CLK_SEL_RD(r) (((r) >> 20) & 0x3)
  170. #define MXC_CCM_CSCMR1_ESDHC3_CLK_SEL (0x1 << 19)
  171. #define MXC_CCM_CSCMR1_ESDHC4_CLK_SEL (0x1 << 18)
  172. #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_OFFSET 16
  173. #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_MASK (0x3 << 16)
  174. #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL(v) (((v) & 0x3) << 16)
  175. #define MXC_CCM_CSCMR1_ESDHC2_MSHC2_CLK_SEL_RD(r) (((r) >> 16) & 0x3)
  176. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 14
  177. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 14)
  178. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL(v) (((v) & 0x3) << 14)
  179. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_RD(r) (((r) >> 14) & 0x3)
  180. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
  181. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
  182. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL(v) (((v) & 0x3) << 12)
  183. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_RD(r) (((r) >> 12) & 0x3)
  184. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL (0x1 << 11)
  185. #define MXC_CCM_CSCMR1_VPU_RCLK_SEL (0x1 << 10)
  186. #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_OFFSET 8
  187. #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_MASK (0x3 << 8)
  188. #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL(v) (((v) & 0x3) << 8)
  189. #define MXC_CCM_CSCMR1_SSI_APM_CLK_SEL_RD(r) (((r) >> 8) & 0x3)
  190. #define MXC_CCM_CSCMR1_TVE_CLK_SEL (0x1 << 7)
  191. #define MXC_CCM_CSCMR1_TVE_EXT_CLK_SEL (0x1 << 6)
  192. #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_OFFSET 4
  193. #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_MASK (0x3 << 4)
  194. #define MXC_CCM_CSCMR1_CSPI_CLK_SEL(v) (((v) & 0x3) << 4)
  195. #define MXC_CCM_CSCMR1_CSPI_CLK_SEL_RD(r) (((r) >> 4) & 0x3)
  196. #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_OFFSET 2
  197. #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_MASK (0x3 << 2)
  198. #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL(v) (((v) & 0x3) << 2)
  199. #define MXC_CCM_CSCMR1_SPDIF_CLK_SEL_RD(r) (((r) >> 2) & 0x3)
  200. #define MXC_CCM_CSCMR1_SSI_EXT2_COM_CLK_SEL (0x1 << 1)
  201. #define MXC_CCM_CSCMR1_SSI_EXT1_COM_CLK_SEL 0x1
  202. /* Define the bits in register CSCMR2 */
  203. #define MXC_CCM_CSCMR2_DI0_CLK_SEL_OFFSET 26
  204. #define MXC_CCM_CSCMR2_DI0_CLK_SEL_MASK (0x7 << 26)
  205. #define MXC_CCM_CSCMR2_DI0_CLK_SEL(v) (((v) & 0x7) << 26)
  206. #define MXC_CCM_CSCMR2_DI0_CLK_SEL_RD(r) (((r) >> 26) & 0x7)
  207. #define MXC_CCM_CSCMR2_DI0_CLK_SEL_LDB_DI0_CLK 5
  208. /* Define the bits in register CSCDR2 */
  209. #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_OFFSET 25
  210. #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_MASK (0x7 << 25)
  211. #define MXC_CCM_CSCDR2_CSPI_CLK_PRED(v) (((v) & 0x7) << 25)
  212. #define MXC_CCM_CSCDR2_CSPI_CLK_PRED_RD(r) (((r) >> 25) & 0x7)
  213. #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_OFFSET 19
  214. #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_MASK (0x3F << 19)
  215. #define MXC_CCM_CSCDR2_CSPI_CLK_PODF(v) (((v) & 0x3F) << 19)
  216. #define MXC_CCM_CSCDR2_CSPI_CLK_PODF_RD(r) (((r) >> 19) & 0x3F)
  217. #define MXC_CCM_CSCDR2_SIM_CLK_PRED_OFFSET 16
  218. #define MXC_CCM_CSCDR2_SIM_CLK_PRED_MASK (0x7 << 16)
  219. #define MXC_CCM_CSCDR2_SIM_CLK_PRED(v) (((v) & 0x7) << 16)
  220. #define MXC_CCM_CSCDR2_SIM_CLK_PRED_RD(r) (((r) >> 16) & 0x7)
  221. #define MXC_CCM_CSCDR2_SIM_CLK_PODF_OFFSET 9
  222. #define MXC_CCM_CSCDR2_SIM_CLK_PODF_MASK (0x3F << 9)
  223. #define MXC_CCM_CSCDR2_SIM_CLK_PODF(v) (((v) & 0x3F) << 9)
  224. #define MXC_CCM_CSCDR2_SIM_CLK_PODF_RD(r) (((r) >> 9) & 0x3F)
  225. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_OFFSET 6
  226. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_MASK (0x7 << 6)
  227. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED(v) (((v) & 0x7) << 6)
  228. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PRED_RD(r) (((r) >> 6) & 0x7)
  229. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_OFFSET 0
  230. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_MASK 0x3F
  231. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF(v) ((v) & 0x3F)
  232. #define MXC_CCM_CSCDR2_SLIMBUS_CLK_PODF_RD(r) ((r) & 0x3F)
  233. /* Define the bits in register CBCMR */
  234. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
  235. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
  236. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL(v) (((v) & 0x3) << 14)
  237. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_RD(r) (((r) >> 14) & 0x3)
  238. #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET 12
  239. #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK (0x3 << 12)
  240. #define MXC_CCM_CBCMR_PERIPH_CLK_SEL(v) (((v) & 0x3) << 12)
  241. #define MXC_CCM_CBCMR_PERIPH_CLK_SEL_RD(r) (((r) >> 12) & 0x3)
  242. #define MXC_CCM_CBCMR_DDR_CLK_SEL_OFFSET 10
  243. #define MXC_CCM_CBCMR_DDR_CLK_SEL_MASK (0x3 << 10)
  244. #define MXC_CCM_CBCMR_DDR_CLK_SEL(v) (((v) & 0x3) << 10)
  245. #define MXC_CCM_CBCMR_DDR_CLK_SEL_RD(r) (((r) >> 10) & 0x3)
  246. #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_OFFSET 8
  247. #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_MASK (0x3 << 8)
  248. #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL(v) (((v) & 0x3) << 8)
  249. #define MXC_CCM_CBCMR_ARM_AXI_CLK_SEL_RD(r) (((r) >> 8) & 0x3)
  250. #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_OFFSET 6
  251. #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_MASK (0x3 << 6)
  252. #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL(v) (((v) & 0x3) << 6)
  253. #define MXC_CCM_CBCMR_IPU_HSP_CLK_SEL_RD(r) (((r) >> 6) & 0x3)
  254. #define MXC_CCM_CBCMR_GPU_CLK_SEL_OFFSET 4
  255. #define MXC_CCM_CBCMR_GPU_CLK_SEL_MASK (0x3 << 4)
  256. #define MXC_CCM_CBCMR_GPU_CLK_SEL(v) (((v) & 0x3) << 4)
  257. #define MXC_CCM_CBCMR_GPU_CLK_SEL_RD(r) (((r) >> 4) & 0x3)
  258. #define MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL (0x1 << 1)
  259. #define MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL (0x1 << 0)
  260. /* Define the bits in register CSCDR1 */
  261. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_OFFSET 22
  262. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_MASK (0x7 << 22)
  263. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED(v) (((v) & 0x7) << 22)
  264. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PRED_RD(r) (((r) >> 22) & 0x7)
  265. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_OFFSET 19
  266. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_MASK (0x7 << 19)
  267. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF(v) (((v) & 0x7) << 19)
  268. #define MXC_CCM_CSCDR1_ESDHC2_MSHC2_CLK_PODF_RD(r) (((r) >> 19) & 0x7)
  269. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_OFFSET 16
  270. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_MASK (0x7 << 16)
  271. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED(v) (((v) & 0x7) << 16)
  272. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PRED_RD(r) (((r) >> 16) & 0x7)
  273. #define MXC_CCM_CSCDR1_PGC_CLK_PODF_OFFSET 14
  274. #define MXC_CCM_CSCDR1_PGC_CLK_PODF_MASK (0x3 << 14)
  275. #define MXC_CCM_CSCDR1_PGC_CLK_PODF(v) (((v) & 0x3) << 14)
  276. #define MXC_CCM_CSCDR1_PGC_CLK_PODF_RD(r) (((r) >> 14) & 0x3)
  277. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_OFFSET 11
  278. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_MASK (0x7 << 11)
  279. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF(v) (((v) & 0x7) << 11)
  280. #define MXC_CCM_CSCDR1_ESDHC1_MSHC1_CLK_PODF_RD(r) (((r) >> 11) & 0x7)
  281. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
  282. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
  283. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED(v) (((v) & 0x7) << 8)
  284. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_RD(r) (((r) >> 8) & 0x7)
  285. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
  286. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
  287. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF(v) (((v) & 0x3) << 6)
  288. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_RD(r) (((r) >> 6) & 0x3)
  289. #define MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET 3
  290. #define MXC_CCM_CSCDR1_UART_CLK_PRED_MASK (0x7 << 3)
  291. #define MXC_CCM_CSCDR1_UART_CLK_PRED(v) (((v) & 0x7) << 3)
  292. #define MXC_CCM_CSCDR1_UART_CLK_PRED_RD(r) (((r) >> 3) & 0x7)
  293. #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
  294. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x7
  295. #define MXC_CCM_CSCDR1_UART_CLK_PODF(v) ((v) & 0x7)
  296. #define MXC_CCM_CSCDR1_UART_CLK_PODF_RD(r) ((r) & 0x7)
  297. /* Define the bits in register CCDR */
  298. #define MXC_CCM_CCDR_IPU_HS_MASK (0x1 << 17)
  299. /* Define the bits in register CGPR */
  300. #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
  301. /* Define the bits in register CCGRx */
  302. #define MXC_CCM_CCGR_CG_MASK 0x3
  303. #define MXC_CCM_CCGR_CG_OFF 0x0
  304. #define MXC_CCM_CCGR_CG_RUN_ON 0x1
  305. #define MXC_CCM_CCGR_CG_ON 0x3
  306. #define MXC_CCM_CCGR0_ARM_BUS_OFFSET 0
  307. #define MXC_CCM_CCGR0_ARM_BUS(v) (((v) & 0x3) << 0)
  308. #define MXC_CCM_CCGR0_ARM_AXI_OFFSET 2
  309. #define MXC_CCM_CCGR0_ARM_AXI(v) (((v) & 0x3) << 2)
  310. #define MXC_CCM_CCGR0_ARM_DEBUG_OFFSET 4
  311. #define MXC_CCM_CCGR0_ARM_DEBUG(v) (((v) & 0x3) << 4)
  312. #define MXC_CCM_CCGR0_TZIC_OFFSET 6
  313. #define MXC_CCM_CCGR0_TZIC(v) (((v) & 0x3) << 6)
  314. #define MXC_CCM_CCGR0_DAP_OFFSET 8
  315. #define MXC_CCM_CCGR0_DAP(v) (((v) & 0x3) << 8)
  316. #define MXC_CCM_CCGR0_TPIU_OFFSET 10
  317. #define MXC_CCM_CCGR0_TPIU(v) (((v) & 0x3) << 10)
  318. #define MXC_CCM_CCGR0_CTI2_OFFSET 12
  319. #define MXC_CCM_CCGR0_CTI2(v) (((v) & 0x3) << 12)
  320. #define MXC_CCM_CCGR0_CTI3_OFFSET 14
  321. #define MXC_CCM_CCGR0_CTI3(v) (((v) & 0x3) << 14)
  322. #define MXC_CCM_CCGR0_AHBMUX1_OFFSET 16
  323. #define MXC_CCM_CCGR0_AHBMUX1(v) (((v) & 0x3) << 16)
  324. #define MXC_CCM_CCGR0_AHBMUX2_OFFSET 18
  325. #define MXC_CCM_CCGR0_AHBMUX2(v) (((v) & 0x3) << 18)
  326. #define MXC_CCM_CCGR0_ROMCP_OFFSET 20
  327. #define MXC_CCM_CCGR0_ROMCP(v) (((v) & 0x3) << 20)
  328. #define MXC_CCM_CCGR0_ROM_OFFSET 22
  329. #define MXC_CCM_CCGR0_ROM(v) (((v) & 0x3) << 22)
  330. #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 24
  331. #define MXC_CCM_CCGR0_AIPS_TZ1(v) (((v) & 0x3) << 24)
  332. #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 26
  333. #define MXC_CCM_CCGR0_AIPS_TZ2(v) (((v) & 0x3) << 26)
  334. #define MXC_CCM_CCGR0_AHB_MAX_OFFSET 28
  335. #define MXC_CCM_CCGR0_AHB_MAX(v) (((v) & 0x3) << 28)
  336. #define MXC_CCM_CCGR0_IIM_OFFSET 30
  337. #define MXC_CCM_CCGR0_IIM(v) (((v) & 0x3) << 30)
  338. #define MXC_CCM_CCGR1_TMAX1_OFFSET 0
  339. #define MXC_CCM_CCGR1_TMAX1(v) (((v) & 0x3) << 0)
  340. #define MXC_CCM_CCGR1_TMAX2_OFFSET 2
  341. #define MXC_CCM_CCGR1_TMAX2(v) (((v) & 0x3) << 2)
  342. #define MXC_CCM_CCGR1_TMAX3_OFFSET 4
  343. #define MXC_CCM_CCGR1_TMAX3(v) (((v) & 0x3) << 4)
  344. #define MXC_CCM_CCGR1_UART1_IPG_OFFSET 6
  345. #define MXC_CCM_CCGR1_UART1_IPG(v) (((v) & 0x3) << 6)
  346. #define MXC_CCM_CCGR1_UART1_PER_OFFSET 8
  347. #define MXC_CCM_CCGR1_UART1_PER(v) (((v) & 0x3) << 8)
  348. #define MXC_CCM_CCGR1_UART2_IPG_OFFSET 10
  349. #define MXC_CCM_CCGR1_UART2_IPG(v) (((v) & 0x3) << 10)
  350. #define MXC_CCM_CCGR1_UART2_PER_OFFSET 12
  351. #define MXC_CCM_CCGR1_UART2_PER(v) (((v) & 0x3) << 12)
  352. #define MXC_CCM_CCGR1_UART3_IPG_OFFSET 14
  353. #define MXC_CCM_CCGR1_UART3_IPG(v) (((v) & 0x3) << 14)
  354. #define MXC_CCM_CCGR1_UART3_PER_OFFSET 16
  355. #define MXC_CCM_CCGR1_UART3_PER(v) (((v) & 0x3) << 16)
  356. #define MXC_CCM_CCGR1_I2C1_OFFSET 18
  357. #define MXC_CCM_CCGR1_I2C1(v) (((v) & 0x3) << 18)
  358. #define MXC_CCM_CCGR1_I2C2_OFFSET 20
  359. #define MXC_CCM_CCGR1_I2C2(v) (((v) & 0x3) << 20)
  360. #if defined(CONFIG_MX51)
  361. #define MXC_CCM_CCGR1_HSI2C_IPG_OFFSET 22
  362. #define MXC_CCM_CCGR1_HSI2C_IPG(v) (((v) & 0x3) << 22)
  363. #define MXC_CCM_CCGR1_HSI2C_SERIAL_OFFSET 24
  364. #define MXC_CCM_CCGR1_HSI2C_SERIAL(v) (((v) & 0x3) << 24)
  365. #elif defined(CONFIG_MX53)
  366. #define MXC_CCM_CCGR1_I2C3_OFFSET 22
  367. #define MXC_CCM_CCGR1_I2C3(v) (((v) & 0x3) << 22)
  368. #endif
  369. #define MXC_CCM_CCGR1_FIRI_IPG_OFFSET 26
  370. #define MXC_CCM_CCGR1_FIRI_IPG(v) (((v) & 0x3) << 26)
  371. #define MXC_CCM_CCGR1_FIRI_SERIAL_OFFSET 28
  372. #define MXC_CCM_CCGR1_FIRI_SERIAL(v) (((v) & 0x3) << 28)
  373. #define MXC_CCM_CCGR1_SCC_OFFSET 30
  374. #define MXC_CCM_CCGR1_SCC(v) (((v) & 0x3) << 30)
  375. #if defined(CONFIG_MX51)
  376. #define MXC_CCM_CCGR2_USB_PHY_OFFSET 0
  377. #define MXC_CCM_CCGR2_USB_PHY(v) (((v) & 0x3) << 0)
  378. #endif
  379. #define MXC_CCM_CCGR2_EPIT1_IPG_OFFSET 2
  380. #define MXC_CCM_CCGR2_EPIT1_IPG(v) (((v) & 0x3) << 2)
  381. #define MXC_CCM_CCGR2_EPIT1_HF_OFFSET 4
  382. #define MXC_CCM_CCGR2_EPIT1_HF(v) (((v) & 0x3) << 4)
  383. #define MXC_CCM_CCGR2_EPIT2_IPG_OFFSET 6
  384. #define MXC_CCM_CCGR2_EPIT2_IPG(v) (((v) & 0x3) << 6)
  385. #define MXC_CCM_CCGR2_EPIT2_HF_OFFSET 8
  386. #define MXC_CCM_CCGR2_EPIT2_HF(v) (((v) & 0x3) << 8)
  387. #define MXC_CCM_CCGR2_PWM1_IPG_OFFSET 10
  388. #define MXC_CCM_CCGR2_PWM1_IPG(v) (((v) & 0x3) << 10)
  389. #define MXC_CCM_CCGR2_PWM1_HF_OFFSET 12
  390. #define MXC_CCM_CCGR2_PWM1_HF(v) (((v) & 0x3) << 12)
  391. #define MXC_CCM_CCGR2_PWM2_IPG_OFFSET 14
  392. #define MXC_CCM_CCGR2_PWM2_IPG(v) (((v) & 0x3) << 14)
  393. #define MXC_CCM_CCGR2_PWM2_HF_OFFSET 16
  394. #define MXC_CCM_CCGR2_PWM2_HF(v) (((v) & 0x3) << 16)
  395. #define MXC_CCM_CCGR2_GPT_IPG_OFFSET 18
  396. #define MXC_CCM_CCGR2_GPT_IPG(v) (((v) & 0x3) << 18)
  397. #define MXC_CCM_CCGR2_GPT_HF_OFFSET 20
  398. #define MXC_CCM_CCGR2_GPT_HF(v) (((v) & 0x3) << 20)
  399. #define MXC_CCM_CCGR2_OWIRE_OFFSET 22
  400. #define MXC_CCM_CCGR2_OWIRE(v) (((v) & 0x3) << 22)
  401. #define MXC_CCM_CCGR2_FEC_OFFSET 24
  402. #define MXC_CCM_CCGR2_FEC(v) (((v) & 0x3) << 24)
  403. #define MXC_CCM_CCGR2_USBOH3_IPG_AHB_OFFSET 26
  404. #define MXC_CCM_CCGR2_USBOH3_IPG_AHB(v) (((v) & 0x3) << 26)
  405. #define MXC_CCM_CCGR2_USBOH3_60M_OFFSET 28
  406. #define MXC_CCM_CCGR2_USBOH3_60M(v) (((v) & 0x3) << 28)
  407. #define MXC_CCM_CCGR2_TVE_OFFSET 30
  408. #define MXC_CCM_CCGR2_TVE(v) (((v) & 0x3) << 30)
  409. #define MXC_CCM_CCGR3_ESDHC1_IPG_OFFSET 0
  410. #define MXC_CCM_CCGR3_ESDHC1_IPG(v) (((v) & 0x3) << 0)
  411. #define MXC_CCM_CCGR3_ESDHC1_PER_OFFSET 2
  412. #define MXC_CCM_CCGR3_ESDHC1_PER(v) (((v) & 0x3) << 2)
  413. #define MXC_CCM_CCGR3_ESDHC2_IPG_OFFSET 4
  414. #define MXC_CCM_CCGR3_ESDHC2_IPG(v) (((v) & 0x3) << 4)
  415. #define MXC_CCM_CCGR3_ESDHC2_PER_OFFSET 6
  416. #define MXC_CCM_CCGR3_ESDHC2_PER(v) (((v) & 0x3) << 6)
  417. #define MXC_CCM_CCGR3_ESDHC3_IPG_OFFSET 8
  418. #define MXC_CCM_CCGR3_ESDHC3_IPG(v) (((v) & 0x3) << 8)
  419. #define MXC_CCM_CCGR3_ESDHC3_PER_OFFSET 10
  420. #define MXC_CCM_CCGR3_ESDHC3_PER(v) (((v) & 0x3) << 10)
  421. #define MXC_CCM_CCGR3_ESDHC4_IPG_OFFSET 12
  422. #define MXC_CCM_CCGR3_ESDHC4_IPG(v) (((v) & 0x3) << 12)
  423. #define MXC_CCM_CCGR3_ESDHC4_PER_OFFSET 14
  424. #define MXC_CCM_CCGR3_ESDHC4_PER(v) (((v) & 0x3) << 14)
  425. #define MXC_CCM_CCGR3_SSI1_IPG_OFFSET 16
  426. #define MXC_CCM_CCGR3_SSI1_IPG(v) (((v) & 0x3) << 16)
  427. #define MXC_CCM_CCGR3_SSI1_SSI_OFFSET 18
  428. #define MXC_CCM_CCGR3_SSI1_SSI(v) (((v) & 0x3) << 18)
  429. #define MXC_CCM_CCGR3_SSI2_IPG_OFFSET 20
  430. #define MXC_CCM_CCGR3_SSI2_IPG(v) (((v) & 0x3) << 20)
  431. #define MXC_CCM_CCGR3_SSI2_SSI_OFFSET 22
  432. #define MXC_CCM_CCGR3_SSI2_SSI(v) (((v) & 0x3) << 22)
  433. #define MXC_CCM_CCGR3_SSI3_IPG_OFFSET 24
  434. #define MXC_CCM_CCGR3_SSI3_IPG(v) (((v) & 0x3) << 24)
  435. #define MXC_CCM_CCGR3_SSI3_SSI_OFFSET 26
  436. #define MXC_CCM_CCGR3_SSI3_SSI(v) (((v) & 0x3) << 26)
  437. #define MXC_CCM_CCGR3_SSI_EXT1_OFFSET 28
  438. #define MXC_CCM_CCGR3_SSI_EXT1(v) (((v) & 0x3) << 28)
  439. #define MXC_CCM_CCGR3_SSI_EXT2_OFFSET 30
  440. #define MXC_CCM_CCGR3_SSI_EXT2(v) (((v) & 0x3) << 30)
  441. #define MXC_CCM_CCGR4_PATA_OFFSET 0
  442. #define MXC_CCM_CCGR4_PATA(v) (((v) & 0x3) << 0)
  443. #if defined(CONFIG_MX51)
  444. #define MXC_CCM_CCGR4_SIM_IPG_OFFSET 2
  445. #define MXC_CCM_CCGR4_SIM_IPG(v) (((v) & 0x3) << 2)
  446. #define MXC_CCM_CCGR4_SIM_SERIAL_OFFSET 4
  447. #define MXC_CCM_CCGR4_SIM_SERIAL(v) (((v) & 0x3) << 4)
  448. #elif defined(CONFIG_MX53)
  449. #define MXC_CCM_CCGR4_SATA_OFFSET 2
  450. #define MXC_CCM_CCGR4_SATA(v) (((v) & 0x3) << 2)
  451. #define MXC_CCM_CCGR4_CAN2_IPG_OFFSET 6
  452. #define MXC_CCM_CCGR4_CAN2_IPG(v) (((v) & 0x3) << 6)
  453. #define MXC_CCM_CCGR4_CAN2_SERIAL_OFFSET 8
  454. #define MXC_CCM_CCGR4_CAN2_SERIAL(v) (((v) & 0x3) << 8)
  455. #define MXC_CCM_CCGR4_USB_PHY1_OFFSET 10
  456. #define MXC_CCM_CCGR4_USB_PHY1(v) (((v) & 0x3) << 10)
  457. #define MXC_CCM_CCGR4_USB_PHY2_OFFSET 12
  458. #define MXC_CCM_CCGR4_USB_PHY2(v) (((v) & 0x3) << 12)
  459. #endif
  460. #define MXC_CCM_CCGR4_SAHARA_OFFSET 14
  461. #define MXC_CCM_CCGR4_SAHARA(v) (((v) & 0x3) << 14)
  462. #define MXC_CCM_CCGR4_RTIC_OFFSET 16
  463. #define MXC_CCM_CCGR4_RTIC(v) (((v) & 0x3) << 16)
  464. #define MXC_CCM_CCGR4_ECSPI1_IPG_OFFSET 18
  465. #define MXC_CCM_CCGR4_ECSPI1_IPG(v) (((v) & 0x3) << 18)
  466. #define MXC_CCM_CCGR4_ECSPI1_PER_OFFSET 20
  467. #define MXC_CCM_CCGR4_ECSPI1_PER(v) (((v) & 0x3) << 20)
  468. #define MXC_CCM_CCGR4_ECSPI2_IPG_OFFSET 22
  469. #define MXC_CCM_CCGR4_ECSPI2_IPG(v) (((v) & 0x3) << 22)
  470. #define MXC_CCM_CCGR4_ECSPI2_PER_OFFSET 24
  471. #define MXC_CCM_CCGR4_ECSPI2_PER(v) (((v) & 0x3) << 24)
  472. #define MXC_CCM_CCGR4_CSPI_IPG_OFFSET 26
  473. #define MXC_CCM_CCGR4_CSPI_IPG(v) (((v) & 0x3) << 26)
  474. #define MXC_CCM_CCGR4_SRTC_OFFSET 28
  475. #define MXC_CCM_CCGR4_SRTC(v) (((v) & 0x3) << 28)
  476. #define MXC_CCM_CCGR4_SDMA_OFFSET 30
  477. #define MXC_CCM_CCGR4_SDMA(v) (((v) & 0x3) << 30)
  478. #define MXC_CCM_CCGR5_SPBA_OFFSET 0
  479. #define MXC_CCM_CCGR5_SPBA(v) (((v) & 0x3) << 0)
  480. #define MXC_CCM_CCGR5_GPU_OFFSET 2
  481. #define MXC_CCM_CCGR5_GPU(v) (((v) & 0x3) << 2)
  482. #define MXC_CCM_CCGR5_GARB_OFFSET 4
  483. #define MXC_CCM_CCGR5_GARB(v) (((v) & 0x3) << 4)
  484. #define MXC_CCM_CCGR5_VPU_OFFSET 6
  485. #define MXC_CCM_CCGR5_VPU(v) (((v) & 0x3) << 6)
  486. #define MXC_CCM_CCGR5_VPU_REF_OFFSET 8
  487. #define MXC_CCM_CCGR5_VPU_REF(v) (((v) & 0x3) << 8)
  488. #define MXC_CCM_CCGR5_IPU_OFFSET 10
  489. #define MXC_CCM_CCGR5_IPU(v) (((v) & 0x3) << 10)
  490. #if defined(CONFIG_MX51)
  491. #define MXC_CCM_CCGR5_IPUMUX12_OFFSET 12
  492. #define MXC_CCM_CCGR5_IPUMUX12(v) (((v) & 0x3) << 12)
  493. #elif defined(CONFIG_MX53)
  494. #define MXC_CCM_CCGR5_IPUMUX1_OFFSET 12
  495. #define MXC_CCM_CCGR5_IPUMUX1(v) (((v) & 0x3) << 12)
  496. #endif
  497. #define MXC_CCM_CCGR5_EMI_FAST_OFFSET 14
  498. #define MXC_CCM_CCGR5_EMI_FAST(v) (((v) & 0x3) << 14)
  499. #define MXC_CCM_CCGR5_EMI_SLOW_OFFSET 16
  500. #define MXC_CCM_CCGR5_EMI_SLOW(v) (((v) & 0x3) << 16)
  501. #define MXC_CCM_CCGR5_EMI_INT1_OFFSET 18
  502. #define MXC_CCM_CCGR5_EMI_INT1(v) (((v) & 0x3) << 18)
  503. #define MXC_CCM_CCGR5_EMI_ENFC_OFFSET 20
  504. #define MXC_CCM_CCGR5_EMI_ENFC(v) (((v) & 0x3) << 20)
  505. #define MXC_CCM_CCGR5_EMI_WRCK_OFFSET 22
  506. #define MXC_CCM_CCGR5_EMI_WRCK(v) (((v) & 0x3) << 22)
  507. #define MXC_CCM_CCGR5_GPC_IPG_OFFSET 24
  508. #define MXC_CCM_CCGR5_GPC_IPG(v) (((v) & 0x3) << 24)
  509. #define MXC_CCM_CCGR5_SPDIF0_OFFSET 26
  510. #define MXC_CCM_CCGR5_SPDIF0(v) (((v) & 0x3) << 26)
  511. #if defined(CONFIG_MX51)
  512. #define MXC_CCM_CCGR5_SPDIF1_OFFSET 28
  513. #define MXC_CCM_CCGR5_SPDIF1(v) (((v) & 0x3) << 28)
  514. #endif
  515. #define MXC_CCM_CCGR5_SPDIF_IPG_OFFSET 30
  516. #define MXC_CCM_CCGR5_SPDIF_IPG(v) (((v) & 0x3) << 30)
  517. #if defined(CONFIG_MX53)
  518. #define MXC_CCM_CCGR6_IPUMUX2_OFFSET 0
  519. #define MXC_CCM_CCGR6_IPUMUX2(v) (((v) & 0x3) << 0)
  520. #define MXC_CCM_CCGR6_OCRAM_OFFSET 2
  521. #define MXC_CCM_CCGR6_OCRAM(v) (((v) & 0x3) << 2)
  522. #endif
  523. #define MXC_CCM_CCGR6_CSI_MCLK1_OFFSET 4
  524. #define MXC_CCM_CCGR6_CSI_MCLK1(v) (((v) & 0x3) << 4)
  525. #if defined(CONFIG_MX51)
  526. #define MXC_CCM_CCGR6_CSI_MCLK2_OFFSET 6
  527. #define MXC_CCM_CCGR6_CSI_MCLK2(v) (((v) & 0x3) << 6)
  528. #define MXC_CCM_CCGR6_EMI_GARB_OFFSET 8
  529. #define MXC_CCM_CCGR6_EMI_GARB(v) (((v) & 0x3) << 8)
  530. #elif defined(CONFIG_MX53)
  531. #define MXC_CCM_CCGR6_EMI_INT2_OFFSET 8
  532. #define MXC_CCM_CCGR6_EMI_INT2(v) (((v) & 0x3) << 8)
  533. #endif
  534. #define MXC_CCM_CCGR6_IPU_DI0_OFFSET 10
  535. #define MXC_CCM_CCGR6_IPU_DI0(v) (((v) & 0x3) << 10)
  536. #define MXC_CCM_CCGR6_IPU_DI1_OFFSET 12
  537. #define MXC_CCM_CCGR6_IPU_DI1(v) (((v) & 0x3) << 12)
  538. #define MXC_CCM_CCGR6_GPU2D_OFFSET 14
  539. #define MXC_CCM_CCGR6_GPU2D(v) (((v) & 0x3) << 14)
  540. #if defined(CONFIG_MX53)
  541. #define MXC_CCM_CCGR6_ESAI_IPG_OFFSET 16
  542. #define MXC_CCM_CCGR6_ESAI_IPG(v) (((v) & 0x3) << 16)
  543. #define MXC_CCM_CCGR6_ESAI_ROOT_OFFSET 18
  544. #define MXC_CCM_CCGR6_ESAI_ROOT(v) (((v) & 0x3) << 18)
  545. #define MXC_CCM_CCGR6_CAN1_IPG_OFFSET 20
  546. #define MXC_CCM_CCGR6_CAN1_IPG(v) (((v) & 0x3) << 20)
  547. #define MXC_CCM_CCGR6_CAN1_SERIAL_OFFSET 22
  548. #define MXC_CCM_CCGR6_CAN1_SERIAL(v) (((v) & 0x3) << 22)
  549. #define MXC_CCM_CCGR6_PL301_4X1_OFFSET 24
  550. #define MXC_CCM_CCGR6_PL301_4X1(v) (((v) & 0x3) << 24)
  551. #define MXC_CCM_CCGR6_PL301_2X2_OFFSET 26
  552. #define MXC_CCM_CCGR6_PL301_2X2(v) (((v) & 0x3) << 26)
  553. #define MXC_CCM_CCGR6_LDB_DI0_OFFSET 28
  554. #define MXC_CCM_CCGR6_LDB_DI0(v) (((v) & 0x3) << 28)
  555. #define MXC_CCM_CCGR6_LDB_DI1_OFFSET 30
  556. #define MXC_CCM_CCGR6_LDB_DI1(v) (((v) & 0x3) << 30)
  557. #define MXC_CCM_CCGR7_ASRC_IPG_OFFSET 0
  558. #define MXC_CCM_CCGR7_ASRC_IPG(v) (((v) & 0x3) << 0)
  559. #define MXC_CCM_CCGR7_ASRC_ASRCK_OFFSET 2
  560. #define MXC_CCM_CCGR7_ASRC_ASRCK(v) (((v) & 0x3) << 2)
  561. #define MXC_CCM_CCGR7_MLB_OFFSET 4
  562. #define MXC_CCM_CCGR7_MLB(v) (((v) & 0x3) << 4)
  563. #define MXC_CCM_CCGR7_IEEE1588_OFFSET 6
  564. #define MXC_CCM_CCGR7_IEEE1588(v) (((v) & 0x3) << 6)
  565. #define MXC_CCM_CCGR7_UART4_IPG_OFFSET 8
  566. #define MXC_CCM_CCGR7_UART4_IPG(v) (((v) & 0x3) << 8)
  567. #define MXC_CCM_CCGR7_UART4_PER_OFFSET 10
  568. #define MXC_CCM_CCGR7_UART4_PER(v) (((v) & 0x3) << 10)
  569. #define MXC_CCM_CCGR7_UART5_IPG_OFFSET 12
  570. #define MXC_CCM_CCGR7_UART5_IPG(v) (((v) & 0x3) << 12)
  571. #define MXC_CCM_CCGR7_UART5_PER_OFFSET 14
  572. #define MXC_CCM_CCGR7_UART5_PER(v) (((v) & 0x3) << 14)
  573. #endif
  574. /* Define the bits in register CLPCR */
  575. #define MXC_CCM_CLPCR_BYPASS_IPU_LPM_HS (0x1 << 18)
  576. #define MXC_DPLLC_CTL_HFSM (1 << 7)
  577. #define MXC_DPLLC_CTL_DPDCK0_2_EN (1 << 12)
  578. #define MXC_DPLLC_OP_PDF_MASK 0xf
  579. #define MXC_DPLLC_OP_MFI_OFFSET 4
  580. #define MXC_DPLLC_OP_MFI_MASK (0xf << 4)
  581. #define MXC_DPLLC_OP_MFI(v) (((v) & 0xf) << 4)
  582. #define MXC_DPLLC_OP_MFI_RD(r) (((r) >> 4) & 0xf)
  583. #define MXC_DPLLC_MFD_MFD_MASK 0x7ffffff
  584. #define MXC_DPLLC_MFN_MFN_MASK 0x7ffffff
  585. #endif /* __ARCH_ARM_MACH_MX51_CRM_REGS_H__ */