crm_regs.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2004-2009 Freescale Semiconductor, Inc.
  4. */
  5. #ifndef __CPU_ARM1136_MX35_CRM_REGS_H__
  6. #define __CPU_ARM1136_MX35_CRM_REGS_H__
  7. /* Register bit definitions */
  8. #define MXC_CCM_CCMR_WFI (1 << 30)
  9. #define MXC_CCM_CCMR_STBY_EXIT_SRC (1 << 29)
  10. #define MXC_CCM_CCMR_VSTBY (1 << 28)
  11. #define MXC_CCM_CCMR_WBEN (1 << 27)
  12. #define MXC_CCM_CCMR_VOL_RDY_CNT_OFFSET 20
  13. #define MXC_CCM_CCMR_VOL_RDY_CNT_MASK (0xF << 20)
  14. #define MXC_CCM_CCMR_ROMW_OFFSET 18
  15. #define MXC_CCM_CCMR_ROMW_MASK (0x3 << 18)
  16. #define MXC_CCM_CCMR_RAMW_OFFSET 16
  17. #define MXC_CCM_CCMR_RAMW_MASK (0x3 << 16)
  18. #define MXC_CCM_CCMR_LPM_OFFSET 14
  19. #define MXC_CCM_CCMR_LPM_MASK (0x3 << 14)
  20. #define MXC_CCM_CCMR_UPE (1 << 9)
  21. #define MXC_CCM_CCMR_MPE (1 << 3)
  22. #define MXC_CCM_PDR0_PER_SEL (1 << 26)
  23. #define MXC_CCM_PDR0_IPU_HND_BYP (1 << 23)
  24. #define MXC_CCM_PDR0_HSP_PODF_OFFSET 20
  25. #define MXC_CCM_PDR0_HSP_PODF_MASK (0x3 << 20)
  26. #define MXC_CCM_PDR0_CON_MUX_DIV_OFFSET 16
  27. #define MXC_CCM_PDR0_CON_MUX_DIV_MASK (0xF << 16)
  28. #define MXC_CCM_PDR0_CKIL_SEL (1 << 15)
  29. #define MXC_CCM_PDR0_PER_PODF_OFFSET 12
  30. #define MXC_CCM_PDR0_PER_PODF_MASK (0x7 << 12)
  31. #define MXC_CCM_PDR0_AUTO_MUX_DIV_OFFSET 9
  32. #define MXC_CCM_PDR0_AUTO_MUX_DIV_MASK (0x7 << 9)
  33. #define MXC_CCM_PDR0_AUTO_CON 0x1
  34. #define MXC_CCM_PDR1_MSHC_PRDF_OFFSET 28
  35. #define MXC_CCM_PDR1_MSHC_PRDF_MASK (0x7 << 28)
  36. #define MXC_CCM_PDR1_MSHC_PODF_OFFSET 22
  37. #define MXC_CCM_PDR1_MSHC_PODF_MASK (0x3F << 22)
  38. #define MXC_CCM_PDR1_MSHC_M_U (1 << 7)
  39. #define MXC_CCM_PDR2_SSI2_PRDF_OFFSET 27
  40. #define MXC_CCM_PDR2_SSI2_PRDF_MASK (0x7 << 27)
  41. #define MXC_CCM_PDR2_SSI1_PRDF_OFFSET 24
  42. #define MXC_CCM_PDR2_SSI1_PRDF_MASK (0x7 << 24)
  43. #define MXC_CCM_PDR2_CSI_PODF_OFFSET 16
  44. #define MXC_CCM_PDR2_CSI_PODF_MASK (0x3F << 16)
  45. #define MXC_CCM_PDR2_SSI2_PODF_OFFSET 8
  46. #define MXC_CCM_PDR2_SSI2_PODF_MASK (0x3F << 8)
  47. #define MXC_CCM_PDR2_CSI_M_U (1 << 7)
  48. #define MXC_CCM_PDR2_SSI_M_U (1 << 6)
  49. #define MXC_CCM_PDR2_SSI1_PODF_OFFSET 0
  50. #define MXC_CCM_PDR2_SSI1_PODF_MASK (0x3F)
  51. #define MXC_CCM_PDR3_SPDIF_PRDF_OFFSET 29
  52. #define MXC_CCM_PDR3_SPDIF_PRDF_MASK (0x7 << 29)
  53. #define MXC_CCM_PDR3_SPDIF_PODF_OFFSET 23
  54. #define MXC_CCM_PDR3_SPDIF_PODF_MASK (0x3F << 23)
  55. #define MXC_CCM_PDR3_SPDIF_M_U (1 << 22)
  56. #define MXC_CCM_PDR3_ESDHC3_PODF_OFFSET 16
  57. #define MXC_CCM_PDR3_ESDHC3_PODF_MASK (0x3F << 16)
  58. #define MXC_CCM_PDR3_UART_M_U (1 << 14)
  59. #define MXC_CCM_PDR3_ESDHC2_PODF_OFFSET 8
  60. #define MXC_CCM_PDR3_ESDHC2_PODF_MASK (0x3F << 8)
  61. #define MXC_CCM_PDR3_ESDHC_M_U (1 << 6)
  62. #define MXC_CCM_PDR3_ESDHC1_PODF_OFFSET 0
  63. #define MXC_CCM_PDR3_ESDHC1_PODF_MASK (0x3F)
  64. #define MXC_CCM_PDR4_NFC_PODF_OFFSET 28
  65. #define MXC_CCM_PDR4_NFC_PODF_MASK (0xF << 28)
  66. #define MXC_CCM_PDR4_USB_PODF_OFFSET 22
  67. #define MXC_CCM_PDR4_USB_PODF_MASK (0x3F << 22)
  68. #define MXC_CCM_PDR4_PER0_PODF_OFFSET 16
  69. #define MXC_CCM_PDR4_PER0_PODF_MASK (0x3F << 16)
  70. #define MXC_CCM_PDR4_UART_PODF_OFFSET 10
  71. #define MXC_CCM_PDR4_UART_PODF_MASK (0x3F << 10)
  72. #define MXC_CCM_PDR4_USB_M_U (1 << 9)
  73. /* Bit definitions for RCSR */
  74. #define MXC_CCM_RCSR_BUS_WIDTH (1 << 29)
  75. #define MXC_CCM_RCSR_BUS_16BIT (1 << 29)
  76. #define MXC_CCM_RCSR_PAGE_SIZE (3 << 27)
  77. #define MXC_CCM_RCSR_PAGE_512 (0 << 27)
  78. #define MXC_CCM_RCSR_PAGE_2K (1 << 27)
  79. #define MXC_CCM_RCSR_PAGE_4K1 (2 << 27)
  80. #define MXC_CCM_RCSR_PAGE_4K2 (3 << 27)
  81. #define MXC_CCM_RCSR_SOFT_RESET (1 << 15)
  82. #define MXC_CCM_RCSR_NF16B (1 << 14)
  83. #define MXC_CCM_RCSR_NFC_4K (1 << 9)
  84. #define MXC_CCM_RCSR_NFC_FMS (1 << 8)
  85. /* Bit definitions for both MCU, PERIPHERAL PLL control registers */
  86. #define MXC_CCM_PCTL_BRM 0x80000000
  87. #define MXC_CCM_PCTL_PD_OFFSET 26
  88. #define MXC_CCM_PCTL_PD_MASK (0xF << 26)
  89. #define MXC_CCM_PCTL_MFD_OFFSET 16
  90. #define MXC_CCM_PCTL_MFD_MASK (0x3FF << 16)
  91. #define MXC_CCM_PCTL_MFI_OFFSET 10
  92. #define MXC_CCM_PCTL_MFI_MASK (0xF << 10)
  93. #define MXC_CCM_PCTL_MFN_OFFSET 0
  94. #define MXC_CCM_PCTL_MFN_MASK 0x3FF
  95. /* Bit definitions for Audio clock mux register*/
  96. #define MXC_CCM_ACMR_ESAI_CLK_SEL_OFFSET 12
  97. #define MXC_CCM_ACMR_ESAI_CLK_SEL_MASK (0xF << 12)
  98. #define MXC_CCM_ACMR_SPDIF_CLK_SEL_OFFSET 8
  99. #define MXC_CCM_ACMR_SPDIF_CLK_SEL_MASK (0xF << 8)
  100. #define MXC_CCM_ACMR_SSI1_CLK_SEL_OFFSET 4
  101. #define MXC_CCM_ACMR_SSI1_CLK_SEL_MASK (0xF << 4)
  102. #define MXC_CCM_ACMR_SSI2_CLK_SEL_OFFSET 0
  103. #define MXC_CCM_ACMR_SSI2_CLK_SEL_MASK (0xF << 0)
  104. /* Bit definitions for Clock gating Register*/
  105. #define MXC_CCM_CGR_CG_MASK 0x3
  106. #define MXC_CCM_CGR_CG_OFF 0x0
  107. #define MXC_CCM_CGR_CG_RUN_ON 0x1
  108. #define MXC_CCM_CGR_CG_RUN_WAIT_ON 0x2
  109. #define MXC_CCM_CGR_CG_ON 0x3
  110. #define MXC_CCM_CGR0_ASRC_OFFSET 0
  111. #define MXC_CCM_CGR0_ASRC_MASK (0x3 << 0)
  112. #define MXC_CCM_CGR0_ATA_OFFSET 2
  113. #define MXC_CCM_CGR0_ATA_MASK (0x3 << 2)
  114. #define MXC_CCM_CGR0_CAN1_OFFSET 6
  115. #define MXC_CCM_CGR0_CAN1_MASK (0x3 << 6)
  116. #define MXC_CCM_CGR0_CAN2_OFFSET 8
  117. #define MXC_CCM_CGR0_CAN2_MASK (0x3 << 8)
  118. #define MXC_CCM_CGR0_CSPI1_OFFSET 10
  119. #define MXC_CCM_CGR0_CSPI1_MASK (0x3 << 10)
  120. #define MXC_CCM_CGR0_CSPI2_OFFSET 12
  121. #define MXC_CCM_CGR0_CSPI2_MASK (0x3 << 12)
  122. #define MXC_CCM_CGR0_ECT_OFFSET 14
  123. #define MXC_CCM_CGR0_ECT_MASK (0x3 << 14)
  124. #define MXC_CCM_CGR0_EDIO_OFFSET 16
  125. #define MXC_CCM_CGR0_EDIO_MASK (0x3 << 16)
  126. #define MXC_CCM_CGR0_EMI_OFFSET 18
  127. #define MXC_CCM_CGR0_EMI_MASK (0x3 << 18)
  128. #define MXC_CCM_CGR0_EPIT1_OFFSET 20
  129. #define MXC_CCM_CGR0_EPIT1_MASK (0x3 << 20)
  130. #define MXC_CCM_CGR0_EPIT2_OFFSET 22
  131. #define MXC_CCM_CGR0_EPIT2_MASK (0x3 << 22)
  132. #define MXC_CCM_CGR0_ESAI_OFFSET 24
  133. #define MXC_CCM_CGR0_ESAI_MASK (0x3 << 24)
  134. #define MXC_CCM_CGR0_ESDHC1_OFFSET 26
  135. #define MXC_CCM_CGR0_ESDHC1_MASK (0x3 << 26)
  136. #define MXC_CCM_CGR0_ESDHC2_OFFSET 28
  137. #define MXC_CCM_CGR0_ESDHC2_MASK (0x3 << 28)
  138. #define MXC_CCM_CGR0_ESDHC3_OFFSET 30
  139. #define MXC_CCM_CGR0_ESDHC3_MASK (0x3 << 30)
  140. #define MXC_CCM_CGR1_FEC_OFFSET 0
  141. #define MXC_CCM_CGR1_FEC_MASK (0x3 << 0)
  142. #define MXC_CCM_CGR1_GPIO1_OFFSET 2
  143. #define MXC_CCM_CGR1_GPIO1_MASK (0x3 << 2)
  144. #define MXC_CCM_CGR1_GPIO2_OFFSET 4
  145. #define MXC_CCM_CGR1_GPIO2_MASK (0x3 << 4)
  146. #define MXC_CCM_CGR1_GPIO3_OFFSET 6
  147. #define MXC_CCM_CGR1_GPIO3_MASK (0x3 << 6)
  148. #define MXC_CCM_CGR1_GPT_OFFSET 8
  149. #define MXC_CCM_CGR1_GPT_MASK (0x3 << 8)
  150. #define MXC_CCM_CGR1_I2C1_OFFSET 10
  151. #define MXC_CCM_CGR1_I2C1_MASK (0x3 << 10)
  152. #define MXC_CCM_CGR1_I2C2_OFFSET 12
  153. #define MXC_CCM_CGR1_I2C2_MASK (0x3 << 12)
  154. #define MXC_CCM_CGR1_I2C3_OFFSET 14
  155. #define MXC_CCM_CGR1_I2C3_MASK (0x3 << 14)
  156. #define MXC_CCM_CGR1_IOMUXC_OFFSET 16
  157. #define MXC_CCM_CGR1_IOMUXC_MASK (0x3 << 16)
  158. #define MXC_CCM_CGR1_IPU_OFFSET 18
  159. #define MXC_CCM_CGR1_IPU_MASK (0x3 << 18)
  160. #define MXC_CCM_CGR1_KPP_OFFSET 20
  161. #define MXC_CCM_CGR1_KPP_MASK (0x3 << 20)
  162. #define MXC_CCM_CGR1_MLB_OFFSET 22
  163. #define MXC_CCM_CGR1_MLB_MASK (0x3 << 22)
  164. #define MXC_CCM_CGR1_MSHC_OFFSET 24
  165. #define MXC_CCM_CGR1_MSHC_MASK (0x3 << 24)
  166. #define MXC_CCM_CGR1_OWIRE_OFFSET 26
  167. #define MXC_CCM_CGR1_OWIRE_MASK (0x3 << 26)
  168. #define MXC_CCM_CGR1_PWM_OFFSET 28
  169. #define MXC_CCM_CGR1_PWM_MASK (0x3 << 28)
  170. #define MXC_CCM_CGR1_RNGC_OFFSET 30
  171. #define MXC_CCM_CGR1_RNGC_MASK (0x3 << 30)
  172. #define MXC_CCM_CGR2_RTC_OFFSET 0
  173. #define MXC_CCM_CGR2_RTC_MASK (0x3 << 0)
  174. #define MXC_CCM_CGR2_RTIC_OFFSET 2
  175. #define MXC_CCM_CGR2_RTIC_MASK (0x3 << 2)
  176. #define MXC_CCM_CGR2_SCC_OFFSET 4
  177. #define MXC_CCM_CGR2_SCC_MASK (0x3 << 4)
  178. #define MXC_CCM_CGR2_SDMA_OFFSET 6
  179. #define MXC_CCM_CGR2_SDMA_MASK (0x3 << 6)
  180. #define MXC_CCM_CGR2_SPBA_OFFSET 8
  181. #define MXC_CCM_CGR2_SPBA_MASK (0x3 << 8)
  182. #define MXC_CCM_CGR2_SPDIF_OFFSET 10
  183. #define MXC_CCM_CGR2_SPDIF_MASK (0x3 << 10)
  184. #define MXC_CCM_CGR2_SSI1_OFFSET 12
  185. #define MXC_CCM_CGR2_SSI1_MASK (0x3 << 12)
  186. #define MXC_CCM_CGR2_SSI2_OFFSET 14
  187. #define MXC_CCM_CGR2_SSI2_MASK (0x3 << 14)
  188. #define MXC_CCM_CGR2_UART1_OFFSET 16
  189. #define MXC_CCM_CGR2_UART1_MASK (0x3 << 16)
  190. #define MXC_CCM_CGR2_UART2_OFFSET 18
  191. #define MXC_CCM_CGR2_UART2_MASK (0x3 << 18)
  192. #define MXC_CCM_CGR2_UART3_OFFSET 20
  193. #define MXC_CCM_CGR2_UART3_MASK (0x3 << 20)
  194. #define MXC_CCM_CGR2_USBOTG_OFFSET 22
  195. #define MXC_CCM_CGR2_USBOTG_MASK (0x3 << 22)
  196. #define MXC_CCM_CGR2_WDOG_OFFSET 24
  197. #define MXC_CCM_CGR2_WDOG_MASK (0x3 << 24)
  198. #define MXC_CCM_CGR2_MAX_OFFSET 26
  199. #define MXC_CCM_CGR2_MAX_MASK (0x3 << 26)
  200. #define MXC_CCM_CGR2_MAX_ENABLE (0x2 << 26)
  201. #define MXC_CCM_CGR2_AUDMUX_OFFSET 30
  202. #define MXC_CCM_CGR2_AUDMUX_MASK (0x3 << 30)
  203. #define MXC_CCM_CGR3_CSI_OFFSET 0
  204. #define MXC_CCM_CGR3_CSI_MASK (0x3 << 0)
  205. #define MXC_CCM_CGR3_IIM_OFFSET 2
  206. #define MXC_CCM_CGR3_IIM_MASK (0x3 << 2)
  207. #define MXC_CCM_CGR3_GPU2D_OFFSET 4
  208. #define MXC_CCM_CGR3_GPU2D_MASK (0x3 << 4)
  209. #define MXC_CCM_COSR_CLKOSEL_MASK 0x1F
  210. #define MXC_CCM_COSR_CLKOSEL_OFFSET 0
  211. #define MXC_CCM_COSR_CLKOEN (1 << 5)
  212. #define MXC_CCM_COSR_CLKOUTDIV_1 (1 << 6)
  213. #define MXC_CCM_COSR_CLKOUT_DIV_MASK (0x3F << 10)
  214. #define MXC_CCM_COSR_CLKOUT_DIV_OFFSET 10
  215. #define MXC_CCM_COSR_SSI1_RX_SRC_SEL_MASK (0x3 << 16)
  216. #define MXC_CCM_COSR_SSI1_RX_SRC_SEL_OFFSET 16
  217. #define MXC_CCM_COSR_SSI1_TX_SRC_SEL_MASK (0x3 << 18)
  218. #define MXC_CCM_COSR_SSI1_TX_SRC_SEL_OFFSET 18
  219. #define MXC_CCM_COSR_SSI2_RX_SRC_SEL_MASK (0x3 << 20)
  220. #define MXC_CCM_COSR_SSI2_RX_SRC_SEL_OFFSET 20
  221. #define MXC_CCM_COSR_SSI2_TX_SRC_SEL_MASK (0x3 << 22)
  222. #define MXC_CCM_COSR_SSI2_TX_SRC_SEL_OFFSET 22
  223. #define MXC_CCM_COSR_ASRC_AUDIO_EN (1 << 24)
  224. #define MXC_CCM_COSR_ASRC_AUDIO_PODF_MASK (0x3F << 26)
  225. #define MXC_CCM_COSR_ASRC_AUDIO_PODF_OFFSET 26
  226. #endif