timer.h 1.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
  4. */
  5. #ifndef _LPC32XX_TIMER_H
  6. #define _LPC32XX_TIMER_H
  7. #include <asm/types.h>
  8. /* Timer/Counter Registers */
  9. struct timer_regs {
  10. u32 ir; /* Interrupt Register */
  11. u32 tcr; /* Timer Control Register */
  12. u32 tc; /* Timer Counter */
  13. u32 pr; /* Prescale Register */
  14. u32 pc; /* Prescale Counter */
  15. u32 mcr; /* Match Control Register */
  16. u32 mr[4]; /* Match Registers */
  17. u32 ccr; /* Capture Control Register */
  18. u32 cr[4]; /* Capture Registers */
  19. u32 emr; /* External Match Register */
  20. u32 reserved[12];
  21. u32 ctcr; /* Count Control Register */
  22. };
  23. /* Timer/Counter Interrupt Register bits */
  24. #define TIMER_IR_CR(n) (1 << ((n) + 4))
  25. #define TIMER_IR_MR(n) (1 << (n))
  26. /* Timer/Counter Timer Control Register bits */
  27. #define TIMER_TCR_COUNTER_RESET (1 << 1)
  28. #define TIMER_TCR_COUNTER_ENABLE (1 << 0)
  29. #define TIMER_TCR_COUNTER_DISABLE (0 << 0)
  30. /* Timer/Counter Match Control Register bits */
  31. #define TIMER_MCR_STOP(n) (1 << (3 * (n) + 2))
  32. #define TIMER_MCR_RESET(n) (1 << (3 * (n) + 1))
  33. #define TIMER_MCR_INTERRUPT(n) (1 << (3 * (n)))
  34. /* Timer/Counter Capture Control Register bits */
  35. #define TIMER_CCR_INTERRUPT(n) (1 << (3 * (n) + 2))
  36. #define TIMER_CCR_FALLING_EDGE(n) (1 << (3 * (n) + 1))
  37. #define TIMER_CCR_RISING_EDGE(n) (1 << (3 * (n)))
  38. /* Timer/Counter External Match Register bits */
  39. #define TIMER_EMR_EMC_TOGGLE(n) (0x3 << (2 * (n) + 4))
  40. #define TIMER_EMR_EMC_SET(n) (0x2 << (2 * (n) + 4))
  41. #define TIMER_EMR_EMC_CLEAR(n) (0x1 << (2 * (n) + 4))
  42. #define TIMER_EMR_EMC_NOTHING(n) (0x0 << (2 * (n) + 4))
  43. #define TIMER_EMR_EM(n) (1 << (n))
  44. /* Timer/Counter Count Control Register bits */
  45. #define TIMER_CTCR_INPUT(n) ((n) << 2)
  46. #define TIMER_CTCR_MODE_COUNTER_BOTH (0x3 << 0)
  47. #define TIMER_CTCR_MODE_COUNTER_FALLING (0x2 << 0)
  48. #define TIMER_CTCR_MODE_COUNTER_RISING (0x1 << 0)
  49. #define TIMER_CTCR_MODE_TIMER (0x0 << 0)
  50. #endif /* _LPC32XX_TIMER_H */