cpu.h 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2014 Freescale Semiconductor, Inc.
  4. */
  5. #define MXC_CPU_MX23 0x23
  6. #define MXC_CPU_MX25 0x25
  7. #define MXC_CPU_MX27 0x27
  8. #define MXC_CPU_MX28 0x28
  9. #define MXC_CPU_MX31 0x31
  10. #define MXC_CPU_MX35 0x35
  11. #define MXC_CPU_MX51 0x51
  12. #define MXC_CPU_MX53 0x53
  13. #define MXC_CPU_MX6SL 0x60
  14. #define MXC_CPU_MX6DL 0x61
  15. #define MXC_CPU_MX6SX 0x62
  16. #define MXC_CPU_MX6Q 0x63
  17. #define MXC_CPU_MX6UL 0x64
  18. #define MXC_CPU_MX6ULL 0x65
  19. #define MXC_CPU_MX6SOLO 0x66 /* dummy */
  20. #define MXC_CPU_MX6SLL 0x67
  21. #define MXC_CPU_MX6D 0x6A
  22. #define MXC_CPU_MX6DP 0x68
  23. #define MXC_CPU_MX6QP 0x69
  24. #define MXC_CPU_MX7S 0x71 /* dummy ID */
  25. #define MXC_CPU_MX7D 0x72
  26. #define MXC_CPU_MX8MQ 0x82
  27. #define MXC_CPU_MX7ULP 0xE1 /* Temporally hard code */
  28. #define MXC_CPU_VF610 0xF6 /* dummy ID */
  29. #define MXC_SOC_MX6 0x60
  30. #define MXC_SOC_MX7 0x70
  31. #define MXC_SOC_MX8M 0x80
  32. #define MXC_SOC_MX7ULP 0xE0 /* dummy */
  33. #define CHIP_REV_1_0 0x10
  34. #define CHIP_REV_1_1 0x11
  35. #define CHIP_REV_1_2 0x12
  36. #define CHIP_REV_1_5 0x15
  37. #define CHIP_REV_2_0 0x20
  38. #define CHIP_REV_2_5 0x25
  39. #define CHIP_REV_3_0 0x30
  40. #define BOARD_REV_1_0 0x0
  41. #define BOARD_REV_2_0 0x1
  42. #define BOARD_VER_OFFSET 0x8
  43. #define CS0_128 0
  44. #define CS0_64M_CS1_64M 1
  45. #define CS0_64M_CS1_32M_CS2_32M 2
  46. #define CS0_32M_CS1_32M_CS2_32M_CS3_32M 3
  47. u32 get_imx_reset_cause(void);
  48. ulong get_systemPLLCLK(void);
  49. ulong get_FCLK(void);
  50. ulong get_HCLK(void);
  51. ulong get_BCLK(void);
  52. ulong get_PERCLK1(void);
  53. ulong get_PERCLK2(void);
  54. ulong get_PERCLK3(void);