hi6220.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2015 Linaro
  4. * Peter Griffin <peter.griffin@linaro.org>
  5. */
  6. #ifndef __HI6220_H__
  7. #define __HI6220_H__
  8. #include "hi6220_regs_alwayson.h"
  9. #define HI6220_MMC0_BASE 0xF723D000
  10. #define HI6220_MMC1_BASE 0xF723E000
  11. #define HI6220_UART0_BASE 0xF8015000
  12. #define HI6220_UART3_BASE 0xF7113000
  13. #define HI6220_PMUSSI_BASE 0xF8000000
  14. #define HI6220_PERI_BASE 0xF7030000
  15. struct peri_sc_periph_regs {
  16. u32 ctrl1; /*0x0*/
  17. u32 ctrl2;
  18. u32 ctrl3;
  19. u32 ctrl4;
  20. u32 ctrl5;
  21. u32 ctrl6;
  22. u32 ctrl8;
  23. u32 ctrl9;
  24. u32 ctrl10;
  25. u32 ctrl12;
  26. u32 ctrl13;
  27. u32 ctrl14;
  28. u32 unknown_1[8];
  29. u32 ddr_ctrl0; /*0x50*/
  30. u32 unknown_2[16];
  31. u32 stat1; /*0x94*/
  32. u32 unknown_3[90];
  33. u32 clk0_en; /*0x200*/
  34. u32 clk0_dis;
  35. u32 clk0_stat;
  36. u32 unknown_4;
  37. u32 clk1_en; /*0x210*/
  38. u32 clk1_dis;
  39. u32 clk1_stat;
  40. u32 unknown_5;
  41. u32 clk2_en; /*0x220*/
  42. u32 clk2_dis;
  43. u32 clk2_stat;
  44. u32 unknown_6;
  45. u32 clk3_en; /*0x230*/
  46. u32 clk3_dis;
  47. u32 clk3_stat;
  48. u32 unknown_7;
  49. u32 clk8_en; /*0x240*/
  50. u32 clk8_dis;
  51. u32 clk8_stat;
  52. u32 unknown_8;
  53. u32 clk9_en; /*0x250*/
  54. u32 clk9_dis;
  55. u32 clk9_stat;
  56. u32 unknown_9;
  57. u32 clk10_en; /*0x260*/
  58. u32 clk10_dis;
  59. u32 clk10_stat;
  60. u32 unknown_10;
  61. u32 clk12_en; /*0x270*/
  62. u32 clk12_dis;
  63. u32 clk12_stat;
  64. u32 unknown_11[33];
  65. u32 rst0_en; /*0x300*/
  66. u32 rst0_dis;
  67. u32 rst0_stat;
  68. u32 unknown_12;
  69. u32 rst1_en; /*0x310*/
  70. u32 rst1_dis;
  71. u32 rst1_stat;
  72. u32 unknown_13;
  73. u32 rst2_en; /*0x320*/
  74. u32 rst2_dis;
  75. u32 rst2_stat;
  76. u32 unknown_14;
  77. u32 rst3_en; /*0x330*/
  78. u32 rst3_dis;
  79. u32 rst3_stat;
  80. u32 unknown_15;
  81. u32 rst8_en; /*0x340*/
  82. u32 rst8_dis;
  83. u32 rst8_stat;
  84. u32 unknown_16[45];
  85. u32 clk0_sel; /*0x400*/
  86. u32 unknown_17[36];
  87. u32 clkcfg8bit1; /*0x494*/
  88. u32 clkcfg8bit2;
  89. u32 unknown_18[538];
  90. u32 reserved8_addr; /*0xd04*/
  91. };
  92. /* CTRL1 bit definitions */
  93. #define PERI_CTRL1_ETR_AXI_CSYSREQ_N (1 << 0)
  94. #define PERI_CTRL1_HIFI_INT_MASK (1 << 1)
  95. #define PERI_CTRL1_HIFI_ALL_INT_MASK (1 << 2)
  96. #define PERI_CTRL1_ETR_AXI_CSYSREQ_N_MSK (1 << 16)
  97. #define PERI_CTRL1_HIFI_INT_MASK_MSK (1 << 17)
  98. #define PERI_CTRL1_HIFI_ALL_INT_MASK_MSK (1 << 18)
  99. /* CTRL2 bit definitions */
  100. #define PERI_CTRL2_MMC_CLK_PHASE_BYPASS_EN_MMC0 (1 << 0)
  101. #define PERI_CTRL2_MMC_CLK_PHASE_BYPASS_EN_MMC1 (1 << 2)
  102. #define PERI_CTRL2_NAND_SYS_MEM_SEL (1 << 6)
  103. #define PERI_CTRL2_G3D_DDRT_AXI_SEL (1 << 7)
  104. #define PERI_CTRL2_GU_MDM_BBP_TESTPIN_SEL (1 << 8)
  105. #define PERI_CTRL2_CODEC_SSI_MASTER_CHECK (1 << 9)
  106. #define PERI_CTRL2_FUNC_TEST_SOFT (1 << 12)
  107. #define PERI_CTRL2_CSSYS_TS_ENABLE (1 << 15)
  108. #define PERI_CTRL2_HIFI_RAMCTRL_S_EMA (1 << 16)
  109. #define PERI_CTRL2_HIFI_RAMCTRL_S_EMAW (1 << 20)
  110. #define PERI_CTRL2_HIFI_RAMCTRL_S_EMAS (1 << 22)
  111. #define PERI_CTRL2_HIFI_RAMCTRL_S_RET1N (1 << 26)
  112. #define PERI_CTRL2_HIFI_RAMCTRL_S_RET2N (1 << 27)
  113. #define PERI_CTRL2_HIFI_RAMCTRL_S_PGEN (1 << 28)
  114. /* CTRL3 bit definitions */
  115. #define PERI_CTRL3_HIFI_DDR_HARQMEM_ADDR (1 << 0)
  116. #define PERI_CTRL3_HIFI_HARQMEMRMP_EN (1 << 12)
  117. #define PERI_CTRL3_HARQMEM_SYS_MED_SEL (1 << 13)
  118. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP1 (1 << 14)
  119. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP2 (1 << 16)
  120. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP3 (1 << 18)
  121. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP4 (1 << 20)
  122. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP5 (1 << 22)
  123. #define PERI_CTRL3_SOC_AP_OCCUPY_GRP6 (1 << 24)
  124. /* CTRL4 bit definitions */
  125. #define PERI_CTRL4_PICO_FSELV (1 << 0)
  126. #define PERI_CTRL4_FPGA_EXT_PHY_SEL (1 << 3)
  127. #define PERI_CTRL4_PICO_REFCLKSEL (1 << 4)
  128. #define PERI_CTRL4_PICO_SIDDQ (1 << 6)
  129. #define PERI_CTRL4_PICO_SUSPENDM_SLEEPM (1 << 7)
  130. #define PERI_CTRL4_PICO_OGDISABLE (1 << 8)
  131. #define PERI_CTRL4_PICO_COMMONONN (1 << 9)
  132. #define PERI_CTRL4_PICO_VBUSVLDEXT (1 << 10)
  133. #define PERI_CTRL4_PICO_VBUSVLDEXTSEL (1 << 11)
  134. #define PERI_CTRL4_PICO_VATESTENB (1 << 12)
  135. #define PERI_CTRL4_PICO_SUSPENDM (1 << 14)
  136. #define PERI_CTRL4_PICO_SLEEPM (1 << 15)
  137. #define PERI_CTRL4_BC11_C (1 << 16)
  138. #define PERI_CTRL4_BC11_B (1 << 17)
  139. #define PERI_CTRL4_BC11_A (1 << 18)
  140. #define PERI_CTRL4_BC11_GND (1 << 19)
  141. #define PERI_CTRL4_BC11_FLOAT (1 << 20)
  142. #define PERI_CTRL4_OTG_PHY_SEL (1 << 21)
  143. #define PERI_CTRL4_USB_OTG_SS_SCALEDOWN_MODE (1 << 22)
  144. #define PERI_CTRL4_OTG_DM_PULLDOWN (1 << 24)
  145. #define PERI_CTRL4_OTG_DP_PULLDOWN (1 << 25)
  146. #define PERI_CTRL4_OTG_IDPULLUP (1 << 26)
  147. #define PERI_CTRL4_OTG_DRVBUS (1 << 27)
  148. #define PERI_CTRL4_OTG_SESSEND (1 << 28)
  149. #define PERI_CTRL4_OTG_BVALID (1 << 29)
  150. #define PERI_CTRL4_OTG_AVALID (1 << 30)
  151. #define PERI_CTRL4_OTG_VBUSVALID (1 << 31)
  152. /* CTRL5 bit definitions */
  153. #define PERI_CTRL5_USBOTG_RES_SEL (1 << 3)
  154. #define PERI_CTRL5_PICOPHY_ACAENB (1 << 4)
  155. #define PERI_CTRL5_PICOPHY_BC_MODE (1 << 5)
  156. #define PERI_CTRL5_PICOPHY_CHRGSEL (1 << 6)
  157. #define PERI_CTRL5_PICOPHY_VDATSRCEND (1 << 7)
  158. #define PERI_CTRL5_PICOPHY_VDATDETENB (1 << 8)
  159. #define PERI_CTRL5_PICOPHY_DCDENB (1 << 9)
  160. #define PERI_CTRL5_PICOPHY_IDDIG (1 << 10)
  161. #define PERI_CTRL5_DBG_MUX (1 << 11)
  162. /* CTRL6 bit definitions */
  163. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_EMA (1 << 0)
  164. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_EMAW (1 << 4)
  165. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_EMAS (1 << 6)
  166. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_RET1N (1 << 10)
  167. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_RET2N (1 << 11)
  168. #define PERI_CTRL6_CSSYSOFF_RAMCTRL_S_PGEN (1 << 12)
  169. /* CTRL8 bit definitions */
  170. #define PERI_CTRL8_PICOPHY_TXRISETUNE0 (1 << 0)
  171. #define PERI_CTRL8_PICOPHY_TXPREEMPAMPTUNE0 (1 << 2)
  172. #define PERI_CTRL8_PICOPHY_TXRESTUNE0 (1 << 4)
  173. #define PERI_CTRL8_PICOPHY_TXHSSVTUNE0 (1 << 6)
  174. #define PERI_CTRL8_PICOPHY_COMPDISTUNE0 (1 << 8)
  175. #define PERI_CTRL8_PICOPHY_TXPREEMPPULSETUNE0 (1 << 11)
  176. #define PERI_CTRL8_PICOPHY_OTGTUNE0 (1 << 12)
  177. #define PERI_CTRL8_PICOPHY_SQRXTUNE0 (1 << 16)
  178. #define PERI_CTRL8_PICOPHY_TXVREFTUNE0 (1 << 20)
  179. #define PERI_CTRL8_PICOPHY_TXFSLSTUNE0 (1 << 28)
  180. /* CTRL9 bit definitions */
  181. #define PERI_CTRL9_PICOPLY_TESTCLKEN (1 << 0)
  182. #define PERI_CTRL9_PICOPLY_TESTDATAOUTSEL (1 << 1)
  183. #define PERI_CTRL9_PICOPLY_TESTADDR (1 << 4)
  184. #define PERI_CTRL9_PICOPLY_TESTDATAIN (1 << 8)
  185. /* CLK0 EN/DIS/STAT bit definitions */
  186. #define PERI_CLK0_MMC0 (1 << 0)
  187. #define PERI_CLK0_MMC1 (1 << 1)
  188. #define PERI_CLK0_MMC2 (1 << 2)
  189. #define PERI_CLK0_NANDC (1 << 3)
  190. #define PERI_CLK0_USBOTG (1 << 4)
  191. #define PERI_CLK0_PICOPHY (1 << 5)
  192. #define PERI_CLK0_PLL (1 << 6)
  193. /* CLK1 EN/DIS/STAT bit definitions */
  194. #define PERI_CLK1_HIFI (1 << 0)
  195. #define PERI_CLK1_DIGACODEC (1 << 5)
  196. /* CLK2 EN/DIS/STAT bit definitions */
  197. #define PERI_CLK2_IPF (1 << 0)
  198. #define PERI_CLK2_SOCP (1 << 1)
  199. #define PERI_CLK2_DMAC (1 << 2)
  200. #define PERI_CLK2_SECENG (1 << 3)
  201. #define PERI_CLK2_HPM0 (1 << 5)
  202. #define PERI_CLK2_HPM1 (1 << 6)
  203. #define PERI_CLK2_HPM2 (1 << 7)
  204. #define PERI_CLK2_HPM3 (1 << 8)
  205. /* CLK8 EN/DIS/STAT bit definitions */
  206. #define PERI_CLK8_RS0 (1 << 0)
  207. #define PERI_CLK8_RS2 (1 << 1)
  208. #define PERI_CLK8_RS3 (1 << 2)
  209. #define PERI_CLK8_MS0 (1 << 3)
  210. #define PERI_CLK8_MS2 (1 << 5)
  211. #define PERI_CLK8_XG2RAM0 (1 << 6)
  212. #define PERI_CLK8_X2SRAM (1 << 7)
  213. #define PERI_CLK8_SRAM (1 << 8)
  214. #define PERI_CLK8_ROM (1 << 9)
  215. #define PERI_CLK8_HARQ (1 << 10)
  216. #define PERI_CLK8_MMU (1 << 11)
  217. #define PERI_CLK8_DDRC (1 << 12)
  218. #define PERI_CLK8_DDRPHY (1 << 13)
  219. #define PERI_CLK8_DDRPHY_REF (1 << 14)
  220. #define PERI_CLK8_X2X_SYSNOC (1 << 15)
  221. #define PERI_CLK8_X2X_CCPU (1 << 16)
  222. #define PERI_CLK8_DDRT (1 << 17)
  223. #define PERI_CLK8_DDRPACK_RS (1 << 18)
  224. /* CLK9 EN/DIS/STAT bit definitions */
  225. #define PERI_CLK9_CARM_DAP (1 << 0)
  226. #define PERI_CLK9_CARM_ATB (1 << 1)
  227. #define PERI_CLK9_CARM_LBUS (1 << 2)
  228. #define PERI_CLK9_CARM_KERNEL (1 << 3)
  229. /* CLK10 EN/DIS/STAT bit definitions */
  230. #define PERI_CLK10_IPF_CCPU (1 << 0)
  231. #define PERI_CLK10_SOCP_CCPU (1 << 1)
  232. #define PERI_CLK10_SECENG_CCPU (1 << 2)
  233. #define PERI_CLK10_HARQ_CCPU (1 << 3)
  234. #define PERI_CLK10_IPF_MCU (1 << 16)
  235. #define PERI_CLK10_SOCP_MCU (1 << 17)
  236. #define PERI_CLK10_SECENG_MCU (1 << 18)
  237. #define PERI_CLK10_HARQ_MCU (1 << 19)
  238. /* CLK12 EN/DIS/STAT bit definitions */
  239. #define PERI_CLK12_HIFI_SRC (1 << 0)
  240. #define PERI_CLK12_MMC0_SRC (1 << 1)
  241. #define PERI_CLK12_MMC1_SRC (1 << 2)
  242. #define PERI_CLK12_MMC2_SRC (1 << 3)
  243. #define PERI_CLK12_SYSPLL_DIV (1 << 4)
  244. #define PERI_CLK12_TPIU_SRC (1 << 5)
  245. #define PERI_CLK12_MMC0_HF (1 << 6)
  246. #define PERI_CLK12_MMC1_HF (1 << 7)
  247. #define PERI_CLK12_PLL_TEST_SRC (1 << 8)
  248. #define PERI_CLK12_CODEC_SOC (1 << 9)
  249. #define PERI_CLK12_MEDIA (1 << 10)
  250. /* RST0 EN/DIS/STAT bit definitions */
  251. #define PERI_RST0_MMC0 (1 << 0)
  252. #define PERI_RST0_MMC1 (1 << 1)
  253. #define PERI_RST0_MMC2 (1 << 2)
  254. #define PERI_RST0_NANDC (1 << 3)
  255. #define PERI_RST0_USBOTG_BUS (1 << 4)
  256. #define PERI_RST0_POR_PICOPHY (1 << 5)
  257. #define PERI_RST0_USBOTG (1 << 6)
  258. #define PERI_RST0_USBOTG_32K (1 << 7)
  259. /* RST1 EN/DIS/STAT bit definitions */
  260. #define PERI_RST1_HIFI (1 << 0)
  261. #define PERI_RST1_DIGACODEC (1 << 5)
  262. /* RST2 EN/DIS/STAT bit definitions */
  263. #define PERI_RST2_IPF (1 << 0)
  264. #define PERI_RST2_SOCP (1 << 1)
  265. #define PERI_RST2_DMAC (1 << 2)
  266. #define PERI_RST2_SECENG (1 << 3)
  267. #define PERI_RST2_ABB (1 << 4)
  268. #define PERI_RST2_HPM0 (1 << 5)
  269. #define PERI_RST2_HPM1 (1 << 6)
  270. #define PERI_RST2_HPM2 (1 << 7)
  271. #define PERI_RST2_HPM3 (1 << 8)
  272. /* RST3 EN/DIS/STAT bit definitions */
  273. #define PERI_RST3_CSSYS (1 << 0)
  274. #define PERI_RST3_I2C0 (1 << 1)
  275. #define PERI_RST3_I2C1 (1 << 2)
  276. #define PERI_RST3_I2C2 (1 << 3)
  277. #define PERI_RST3_I2C3 (1 << 4)
  278. #define PERI_RST3_UART1 (1 << 5)
  279. #define PERI_RST3_UART2 (1 << 6)
  280. #define PERI_RST3_UART3 (1 << 7)
  281. #define PERI_RST3_UART4 (1 << 8)
  282. #define PERI_RST3_SSP (1 << 9)
  283. #define PERI_RST3_PWM (1 << 10)
  284. #define PERI_RST3_BLPWM (1 << 11)
  285. #define PERI_RST3_TSENSOR (1 << 12)
  286. #define PERI_RST3_DAPB (1 << 18)
  287. #define PERI_RST3_HKADC (1 << 19)
  288. #define PERI_RST3_CODEC (1 << 20)
  289. /* RST8 EN/DIS/STAT bit definitions */
  290. #define PERI_RST8_RS0 (1 << 0)
  291. #define PERI_RST8_RS2 (1 << 1)
  292. #define PERI_RST8_RS3 (1 << 2)
  293. #define PERI_RST8_MS0 (1 << 3)
  294. #define PERI_RST8_MS2 (1 << 5)
  295. #define PERI_RST8_XG2RAM0 (1 << 6)
  296. #define PERI_RST8_X2SRAM_TZMA (1 << 7)
  297. #define PERI_RST8_SRAM (1 << 8)
  298. #define PERI_RST8_HARQ (1 << 10)
  299. #define PERI_RST8_DDRC (1 << 12)
  300. #define PERI_RST8_DDRC_APB (1 << 13)
  301. #define PERI_RST8_DDRPACK_APB (1 << 14)
  302. #define PERI_RST8_DDRT (1 << 17)
  303. #endif /*__HI62220_H__*/