cpu.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2017 NXP
  4. * Copyright 2014-2015, Freescale Semiconductor
  5. */
  6. #ifndef _FSL_LAYERSCAPE_CPU_H
  7. #define _FSL_LAYERSCAPE_CPU_H
  8. static struct cpu_type cpu_type_list[] = {
  9. CPU_TYPE_ENTRY(LS2080A, LS2080A, 8),
  10. CPU_TYPE_ENTRY(LS2085A, LS2085A, 8),
  11. CPU_TYPE_ENTRY(LS2045A, LS2045A, 4),
  12. CPU_TYPE_ENTRY(LS2088A, LS2088A, 8),
  13. CPU_TYPE_ENTRY(LS2084A, LS2084A, 8),
  14. CPU_TYPE_ENTRY(LS2048A, LS2048A, 4),
  15. CPU_TYPE_ENTRY(LS2044A, LS2044A, 4),
  16. CPU_TYPE_ENTRY(LS2081A, LS2081A, 8),
  17. CPU_TYPE_ENTRY(LS2041A, LS2041A, 4),
  18. CPU_TYPE_ENTRY(LS1043A, LS1043A, 4),
  19. CPU_TYPE_ENTRY(LS1023A, LS1023A, 2),
  20. CPU_TYPE_ENTRY(LS1046A, LS1046A, 4),
  21. CPU_TYPE_ENTRY(LS1026A, LS1026A, 2),
  22. CPU_TYPE_ENTRY(LS2040A, LS2040A, 4),
  23. CPU_TYPE_ENTRY(LS1012A, LS1012A, 1),
  24. CPU_TYPE_ENTRY(LS1088A, LS1088A, 8),
  25. CPU_TYPE_ENTRY(LS1084A, LS1084A, 8),
  26. CPU_TYPE_ENTRY(LS1048A, LS1048A, 4),
  27. CPU_TYPE_ENTRY(LS1044A, LS1044A, 4),
  28. };
  29. #ifndef CONFIG_SYS_DCACHE_OFF
  30. #ifdef CONFIG_FSL_LSCH3
  31. #define CONFIG_SYS_FSL_CCSR_BASE 0x00000000
  32. #define CONFIG_SYS_FSL_CCSR_SIZE 0x10000000
  33. #define CONFIG_SYS_FSL_QSPI_BASE1 0x20000000
  34. #define CONFIG_SYS_FSL_QSPI_SIZE1 0x10000000
  35. #define CONFIG_SYS_FSL_IFC_BASE1 0x30000000
  36. #define CONFIG_SYS_FSL_IFC_SIZE1 0x10000000
  37. #define CONFIG_SYS_FSL_IFC_SIZE1_1 0x400000
  38. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  39. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  40. #define CONFIG_SYS_FSL_QSPI_BASE2 0x400000000
  41. #define CONFIG_SYS_FSL_QSPI_SIZE2 0x100000000
  42. #define CONFIG_SYS_FSL_IFC_BASE2 0x500000000
  43. #define CONFIG_SYS_FSL_IFC_SIZE2 0x100000000
  44. #define CONFIG_SYS_FSL_DCSR_BASE 0x700000000
  45. #define CONFIG_SYS_FSL_DCSR_SIZE 0x40000000
  46. #define CONFIG_SYS_FSL_MC_BASE 0x80c000000
  47. #define CONFIG_SYS_FSL_MC_SIZE 0x4000000
  48. #define CONFIG_SYS_FSL_NI_BASE 0x810000000
  49. #define CONFIG_SYS_FSL_NI_SIZE 0x8000000
  50. #define CONFIG_SYS_FSL_QBMAN_BASE 0x818000000
  51. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x8000000
  52. #define CONFIG_SYS_FSL_QBMAN_SIZE_1 0x4000000
  53. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x200000000
  54. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x200000000
  55. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x200000000
  56. #define CONFIG_SYS_PCIE4_PHYS_SIZE 0x200000000
  57. #define CONFIG_SYS_FSL_WRIOP1_BASE 0x4300000000
  58. #define CONFIG_SYS_FSL_WRIOP1_SIZE 0x100000000
  59. #define CONFIG_SYS_FSL_AIOP1_BASE 0x4b00000000
  60. #define CONFIG_SYS_FSL_AIOP1_SIZE 0x100000000
  61. #define CONFIG_SYS_FSL_PEBUF_BASE 0x4c00000000
  62. #define CONFIG_SYS_FSL_PEBUF_SIZE 0x400000000
  63. #define CONFIG_SYS_FSL_DRAM_BASE2 0x8080000000
  64. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x7F80000000
  65. #elif defined(CONFIG_FSL_LSCH2)
  66. #define CONFIG_SYS_FSL_BOOTROM_BASE 0x0
  67. #define CONFIG_SYS_FSL_BOOTROM_SIZE 0x1000000
  68. #define CONFIG_SYS_FSL_CCSR_BASE 0x1000000
  69. #define CONFIG_SYS_FSL_CCSR_SIZE 0xf000000
  70. #define CONFIG_SYS_FSL_DCSR_BASE 0x20000000
  71. #define CONFIG_SYS_FSL_DCSR_SIZE 0x4000000
  72. #define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
  73. #define CONFIG_SYS_FSL_QSPI_SIZE 0x20000000
  74. #define CONFIG_SYS_FSL_IFC_BASE 0x60000000
  75. #define CONFIG_SYS_FSL_IFC_SIZE 0x20000000
  76. #define CONFIG_SYS_FSL_DRAM_BASE1 0x80000000
  77. #define CONFIG_SYS_FSL_DRAM_SIZE1 0x80000000
  78. #define CONFIG_SYS_FSL_QBMAN_BASE 0x500000000
  79. #define CONFIG_SYS_FSL_QBMAN_SIZE 0x10000000
  80. #define CONFIG_SYS_FSL_DRAM_BASE2 0x880000000
  81. #define CONFIG_SYS_FSL_DRAM_SIZE2 0x780000000 /* 30GB */
  82. #define CONFIG_SYS_PCIE1_PHYS_SIZE 0x800000000
  83. #define CONFIG_SYS_PCIE2_PHYS_SIZE 0x800000000
  84. #define CONFIG_SYS_PCIE3_PHYS_SIZE 0x800000000
  85. #define CONFIG_SYS_FSL_DRAM_BASE3 0x8800000000
  86. #define CONFIG_SYS_FSL_DRAM_SIZE3 0x7800000000 /* 480GB */
  87. #endif
  88. #define EARLY_PGTABLE_SIZE 0x5000
  89. static struct mm_region early_map[] = {
  90. #ifdef CONFIG_FSL_LSCH3
  91. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  92. CONFIG_SYS_FSL_CCSR_SIZE,
  93. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  94. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  95. },
  96. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  97. SYS_FSL_OCRAM_SPACE_SIZE,
  98. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  99. },
  100. { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
  101. CONFIG_SYS_FSL_QSPI_SIZE1,
  102. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE},
  103. #ifdef CONFIG_FSL_IFC
  104. /* For IFC Region #1, only the first 4MB is cache-enabled */
  105. { CONFIG_SYS_FSL_IFC_BASE1, CONFIG_SYS_FSL_IFC_BASE1,
  106. CONFIG_SYS_FSL_IFC_SIZE1_1,
  107. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  108. },
  109. { CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  110. CONFIG_SYS_FSL_IFC_BASE1 + CONFIG_SYS_FSL_IFC_SIZE1_1,
  111. CONFIG_SYS_FSL_IFC_SIZE1 - CONFIG_SYS_FSL_IFC_SIZE1_1,
  112. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  113. },
  114. { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FSL_IFC_BASE1,
  115. CONFIG_SYS_FSL_IFC_SIZE1,
  116. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  117. },
  118. #endif
  119. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  120. CONFIG_SYS_FSL_DRAM_SIZE1,
  121. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  122. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  123. #else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
  124. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
  125. #endif
  126. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  127. },
  128. #ifdef CONFIG_FSL_IFC
  129. /* Map IFC region #2 up to CONFIG_SYS_FLASH_BASE for NAND boot */
  130. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  131. CONFIG_SYS_FLASH_BASE - CONFIG_SYS_FSL_IFC_BASE2,
  132. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  133. },
  134. #endif
  135. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  136. CONFIG_SYS_FSL_DCSR_SIZE,
  137. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  138. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  139. },
  140. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  141. CONFIG_SYS_FSL_DRAM_SIZE2,
  142. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
  143. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  144. },
  145. #elif defined(CONFIG_FSL_LSCH2)
  146. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  147. CONFIG_SYS_FSL_CCSR_SIZE,
  148. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  149. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  150. },
  151. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  152. SYS_FSL_OCRAM_SPACE_SIZE,
  153. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  154. },
  155. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  156. CONFIG_SYS_FSL_DCSR_SIZE,
  157. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  158. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  159. },
  160. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  161. CONFIG_SYS_FSL_QSPI_SIZE,
  162. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  163. },
  164. #ifdef CONFIG_FSL_IFC
  165. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  166. CONFIG_SYS_FSL_IFC_SIZE,
  167. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  168. },
  169. #endif
  170. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  171. CONFIG_SYS_FSL_DRAM_SIZE1,
  172. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  173. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  174. #else /* Start with nGnRnE and PXN and UXN to prevent speculative access */
  175. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
  176. #endif
  177. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  178. },
  179. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  180. CONFIG_SYS_FSL_DRAM_SIZE2,
  181. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_PXN | PTE_BLOCK_UXN |
  182. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  183. },
  184. #endif
  185. {}, /* list terminator */
  186. };
  187. static struct mm_region final_map[] = {
  188. #ifdef CONFIG_FSL_LSCH3
  189. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  190. CONFIG_SYS_FSL_CCSR_SIZE,
  191. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  192. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  193. },
  194. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  195. SYS_FSL_OCRAM_SPACE_SIZE,
  196. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  197. },
  198. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  199. CONFIG_SYS_FSL_DRAM_SIZE1,
  200. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  201. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  202. },
  203. { CONFIG_SYS_FSL_QSPI_BASE1, CONFIG_SYS_FSL_QSPI_BASE1,
  204. CONFIG_SYS_FSL_QSPI_SIZE1,
  205. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  206. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  207. },
  208. { CONFIG_SYS_FSL_QSPI_BASE2, CONFIG_SYS_FSL_QSPI_BASE2,
  209. CONFIG_SYS_FSL_QSPI_SIZE2,
  210. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  211. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  212. },
  213. #ifdef CONFIG_FSL_IFC
  214. { CONFIG_SYS_FSL_IFC_BASE2, CONFIG_SYS_FSL_IFC_BASE2,
  215. CONFIG_SYS_FSL_IFC_SIZE2,
  216. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  217. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  218. },
  219. #endif
  220. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  221. CONFIG_SYS_FSL_DCSR_SIZE,
  222. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  223. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  224. },
  225. { CONFIG_SYS_FSL_MC_BASE, CONFIG_SYS_FSL_MC_BASE,
  226. CONFIG_SYS_FSL_MC_SIZE,
  227. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  228. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  229. },
  230. { CONFIG_SYS_FSL_NI_BASE, CONFIG_SYS_FSL_NI_BASE,
  231. CONFIG_SYS_FSL_NI_SIZE,
  232. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  233. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  234. },
  235. /* For QBMAN portal, only the first 64MB is cache-enabled */
  236. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  237. CONFIG_SYS_FSL_QBMAN_SIZE_1,
  238. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  239. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN | PTE_BLOCK_NS
  240. },
  241. { CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  242. CONFIG_SYS_FSL_QBMAN_BASE + CONFIG_SYS_FSL_QBMAN_SIZE_1,
  243. CONFIG_SYS_FSL_QBMAN_SIZE - CONFIG_SYS_FSL_QBMAN_SIZE_1,
  244. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  245. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  246. },
  247. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  248. CONFIG_SYS_PCIE1_PHYS_SIZE,
  249. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  250. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  251. },
  252. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  253. CONFIG_SYS_PCIE2_PHYS_SIZE,
  254. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  255. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  256. },
  257. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  258. CONFIG_SYS_PCIE3_PHYS_SIZE,
  259. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  260. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  261. },
  262. #ifdef CONFIG_ARCH_LS2080A
  263. { CONFIG_SYS_PCIE4_PHYS_ADDR, CONFIG_SYS_PCIE4_PHYS_ADDR,
  264. CONFIG_SYS_PCIE4_PHYS_SIZE,
  265. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  266. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  267. },
  268. #endif
  269. { CONFIG_SYS_FSL_WRIOP1_BASE, CONFIG_SYS_FSL_WRIOP1_BASE,
  270. CONFIG_SYS_FSL_WRIOP1_SIZE,
  271. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  272. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  273. },
  274. { CONFIG_SYS_FSL_AIOP1_BASE, CONFIG_SYS_FSL_AIOP1_BASE,
  275. CONFIG_SYS_FSL_AIOP1_SIZE,
  276. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  277. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  278. },
  279. { CONFIG_SYS_FSL_PEBUF_BASE, CONFIG_SYS_FSL_PEBUF_BASE,
  280. CONFIG_SYS_FSL_PEBUF_SIZE,
  281. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  282. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  283. },
  284. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  285. CONFIG_SYS_FSL_DRAM_SIZE2,
  286. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  287. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  288. },
  289. #elif defined(CONFIG_FSL_LSCH2)
  290. { CONFIG_SYS_FSL_BOOTROM_BASE, CONFIG_SYS_FSL_BOOTROM_BASE,
  291. CONFIG_SYS_FSL_BOOTROM_SIZE,
  292. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  293. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  294. },
  295. { CONFIG_SYS_FSL_CCSR_BASE, CONFIG_SYS_FSL_CCSR_BASE,
  296. CONFIG_SYS_FSL_CCSR_SIZE,
  297. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  298. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  299. },
  300. { CONFIG_SYS_FSL_OCRAM_BASE, CONFIG_SYS_FSL_OCRAM_BASE,
  301. SYS_FSL_OCRAM_SPACE_SIZE,
  302. PTE_BLOCK_MEMTYPE(MT_NORMAL) | PTE_BLOCK_NON_SHARE
  303. },
  304. { CONFIG_SYS_FSL_DCSR_BASE, CONFIG_SYS_FSL_DCSR_BASE,
  305. CONFIG_SYS_FSL_DCSR_SIZE,
  306. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  307. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  308. },
  309. { CONFIG_SYS_FSL_QSPI_BASE, CONFIG_SYS_FSL_QSPI_BASE,
  310. CONFIG_SYS_FSL_QSPI_SIZE,
  311. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  312. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  313. },
  314. #ifdef CONFIG_FSL_IFC
  315. { CONFIG_SYS_FSL_IFC_BASE, CONFIG_SYS_FSL_IFC_BASE,
  316. CONFIG_SYS_FSL_IFC_SIZE,
  317. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | PTE_BLOCK_NON_SHARE
  318. },
  319. #endif
  320. { CONFIG_SYS_FSL_DRAM_BASE1, CONFIG_SYS_FSL_DRAM_BASE1,
  321. CONFIG_SYS_FSL_DRAM_SIZE1,
  322. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  323. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  324. },
  325. { CONFIG_SYS_FSL_QBMAN_BASE, CONFIG_SYS_FSL_QBMAN_BASE,
  326. CONFIG_SYS_FSL_QBMAN_SIZE,
  327. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  328. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  329. },
  330. { CONFIG_SYS_FSL_DRAM_BASE2, CONFIG_SYS_FSL_DRAM_BASE2,
  331. CONFIG_SYS_FSL_DRAM_SIZE2,
  332. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  333. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  334. },
  335. { CONFIG_SYS_PCIE1_PHYS_ADDR, CONFIG_SYS_PCIE1_PHYS_ADDR,
  336. CONFIG_SYS_PCIE1_PHYS_SIZE,
  337. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  338. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  339. },
  340. { CONFIG_SYS_PCIE2_PHYS_ADDR, CONFIG_SYS_PCIE2_PHYS_ADDR,
  341. CONFIG_SYS_PCIE2_PHYS_SIZE,
  342. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  343. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  344. },
  345. { CONFIG_SYS_PCIE3_PHYS_ADDR, CONFIG_SYS_PCIE3_PHYS_ADDR,
  346. CONFIG_SYS_PCIE3_PHYS_SIZE,
  347. PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
  348. PTE_BLOCK_NON_SHARE | PTE_BLOCK_PXN | PTE_BLOCK_UXN
  349. },
  350. { CONFIG_SYS_FSL_DRAM_BASE3, CONFIG_SYS_FSL_DRAM_BASE3,
  351. CONFIG_SYS_FSL_DRAM_SIZE3,
  352. PTE_BLOCK_MEMTYPE(MT_NORMAL) |
  353. PTE_BLOCK_OUTER_SHARE | PTE_BLOCK_NS
  354. },
  355. #endif
  356. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  357. {}, /* space holder for secure mem */
  358. #endif
  359. {},
  360. };
  361. #endif /* !CONFIG_SYS_DCACHE_OFF */
  362. int fsl_qoriq_core_to_cluster(unsigned int core);
  363. u32 cpu_mask(void);
  364. #endif /* _FSL_LAYERSCAPE_CPU_H */