sdram_ast2500.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (c) 2016 Google, Inc
  4. */
  5. #ifndef _ASM_ARCH_SDRAM_AST2500_H
  6. #define _ASM_ARCH_SDRAM_AST2500_H
  7. #define SDRAM_UNLOCK_KEY 0xfc600309
  8. #define SDRAM_VIDEO_UNLOCK_KEY 0x2003000f
  9. #define SDRAM_PCR_CKE_EN (1 << 0)
  10. #define SDRAM_PCR_AUTOPWRDN_EN (1 << 1)
  11. #define SDRAM_PCR_CKE_DELAY_SHIFT 4
  12. #define SDRAM_PCR_CKE_DELAY_MASK 7
  13. #define SDRAM_PCR_RESETN_DIS (1 << 7)
  14. #define SDRAM_PCR_ODT_EN (1 << 8)
  15. #define SDRAM_PCR_ODT_AUTO_ON (1 << 10)
  16. #define SDRAM_PCR_ODT_EXT_EN (1 << 11)
  17. #define SDRAM_PCR_TCKE_PW_SHIFT 12
  18. #define SDRAM_PCR_TCKE_PW_MASK 7
  19. #define SDRAM_PCR_RGAP_CTRL_EN (1 << 15)
  20. #define SDRAM_PCR_MREQI_DIS (1 << 17)
  21. /* Fixed priority DRAM Requests mask */
  22. #define SDRAM_REQ_VGA_HW_CURSOR (1 << 0)
  23. #define SDRAM_REQ_VGA_TEXT_CG_FONT (1 << 1)
  24. #define SDRAM_REQ_VGA_TEXT_ASCII (1 << 2)
  25. #define SDRAM_REQ_VGA_CRT (1 << 3)
  26. #define SDRAM_REQ_SOC_DC_CURSOR (1 << 4)
  27. #define SDRAM_REQ_SOC_DC_OCD (1 << 5)
  28. #define SDRAM_REQ_SOC_DC_CRT (1 << 6)
  29. #define SDRAM_REQ_VIDEO_HIPRI_WRITE (1 << 7)
  30. #define SDRAM_REQ_USB20_EHCI1 (1 << 8)
  31. #define SDRAM_REQ_USB20_EHCI2 (1 << 9)
  32. #define SDRAM_REQ_CPU (1 << 10)
  33. #define SDRAM_REQ_AHB2 (1 << 11)
  34. #define SDRAM_REQ_AHB (1 << 12)
  35. #define SDRAM_REQ_MAC0 (1 << 13)
  36. #define SDRAM_REQ_MAC1 (1 << 14)
  37. #define SDRAM_REQ_PCIE (1 << 16)
  38. #define SDRAM_REQ_XDMA (1 << 17)
  39. #define SDRAM_REQ_ENCRYPTION (1 << 18)
  40. #define SDRAM_REQ_VIDEO_FLAG (1 << 21)
  41. #define SDRAM_REQ_VIDEO_LOW_PRI_WRITE (1 << 28)
  42. #define SDRAM_REQ_2D_RW (1 << 29)
  43. #define SDRAM_REQ_MEMCHECK (1 << 30)
  44. #define SDRAM_ICR_RESET_ALL (1 << 31)
  45. #define SDRAM_CONF_CAP_SHIFT 0
  46. #define SDRAM_CONF_CAP_MASK 3
  47. #define SDRAM_CONF_DDR4 (1 << 4)
  48. #define SDRAM_CONF_SCRAMBLE (1 << 8)
  49. #define SDRAM_CONF_SCRAMBLE_PAT2 (1 << 9)
  50. #define SDRAM_CONF_CACHE_EN (1 << 10)
  51. #define SDRAM_CONF_CACHE_INIT_EN (1 << 12)
  52. #define SDRAM_CONF_DUALX8 (1 << 13)
  53. #define SDRAM_CONF_CACHE_INIT_DONE (1 << 19)
  54. #define SDRAM_CONF_CAP_128M 0
  55. #define SDRAM_CONF_CAP_256M 1
  56. #define SDRAM_CONF_CAP_512M 2
  57. #define SDRAM_CONF_CAP_1024M 3
  58. #define SDRAM_MISC_DDR4_TREFRESH (1 << 3)
  59. #define SDRAM_PHYCTRL0_INIT (1 << 0)
  60. #define SDRAM_PHYCTRL0_AUTO_UPDATE (1 << 1)
  61. #define SDRAM_PHYCTRL0_NRST (1 << 2)
  62. #define SDRAM_REFRESH_CYCLES_SHIFT 0
  63. #define SDRAM_REFRESH_CYCLES_MASK 0xf
  64. #define SDRAM_REFRESH_ZQCS_EN (1 << 7)
  65. #define SDRAM_REFRESH_PERIOD_SHIFT 8
  66. #define SDRAM_REFRESH_PERIOD_MASK 0xf
  67. #define SDRAM_TEST_LEN_SHIFT 4
  68. #define SDRAM_TEST_LEN_MASK 0xfffff
  69. #define SDRAM_TEST_START_ADDR_SHIFT 24
  70. #define SDRAM_TEST_START_ADDR_MASK 0x3f
  71. #define SDRAM_TEST_EN (1 << 0)
  72. #define SDRAM_TEST_MODE_SHIFT 1
  73. #define SDRAM_TEST_MODE_MASK 3
  74. #define SDRAM_TEST_MODE_WO 0
  75. #define SDRAM_TEST_MODE_RB 1
  76. #define SDRAM_TEST_MODE_RW 2
  77. #define SDRAM_TEST_GEN_MODE_SHIFT 3
  78. #define SDRAM_TEST_GEN_MODE_MASK 7
  79. #define SDRAM_TEST_TWO_MODES (1 << 6)
  80. #define SDRAM_TEST_ERRSTOP (1 << 7)
  81. #define SDRAM_TEST_DONE (1 << 12)
  82. #define SDRAM_TEST_FAIL (1 << 13)
  83. #define SDRAM_AC_TRFC_SHIFT 0
  84. #define SDRAM_AC_TRFC_MASK 0xff
  85. #ifndef __ASSEMBLY__
  86. struct ast2500_sdrammc_regs {
  87. u32 protection_key;
  88. u32 config;
  89. u32 gm_protection_key;
  90. u32 refresh_timing;
  91. u32 ac_timing[3];
  92. u32 misc_control;
  93. u32 mr46_mode_setting;
  94. u32 mr5_mode_setting;
  95. u32 mode_setting_control;
  96. u32 mr02_mode_setting;
  97. u32 mr13_mode_setting;
  98. u32 power_control;
  99. u32 req_limit_mask;
  100. u32 pri_group_setting;
  101. u32 max_grant_len[4];
  102. u32 intr_ctrl;
  103. u32 ecc_range_ctrl;
  104. u32 first_ecc_err_addr;
  105. u32 last_ecc_err_addr;
  106. u32 phy_ctrl[4];
  107. u32 ecc_test_ctrl;
  108. u32 test_addr;
  109. u32 test_fail_dq_bit;
  110. u32 test_init_val;
  111. u32 phy_debug_ctrl;
  112. u32 phy_debug_data;
  113. u32 reserved1[30];
  114. u32 scu_passwd;
  115. u32 reserved2[7];
  116. u32 scu_mpll;
  117. u32 reserved3[19];
  118. u32 scu_hwstrap;
  119. };
  120. #endif /* __ASSEMBLY__ */
  121. #endif /* _ASM_ARCH_SDRAM_AST2500_H */