spi.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * (C) Copyright 2011
  4. * eInfochips Ltd. <www.einfochips.com>
  5. * Written-by: Ajay Bhargav <contact@8051projects.net>
  6. *
  7. * (C) Copyright 2010
  8. * Marvell Semiconductor <www.marvell.com>
  9. */
  10. #ifndef __ARMADA100_SPI_H_
  11. #define __ARMADA100_SPI_H_
  12. #include <asm/arch/armada100.h>
  13. #define CAT_BASE_ADDR(x) ARMD1_SSP ## x ## _BASE
  14. #define SSP_REG_BASE(x) CAT_BASE_ADDR(x)
  15. /*
  16. * SSP Serial Port Registers
  17. * refer Appendix A.26
  18. */
  19. struct ssp_reg {
  20. u32 sscr0; /* SSP Control Register 0 - 0x000 */
  21. u32 sscr1; /* SSP Control Register 1 - 0x004 */
  22. u32 sssr; /* SSP Status Register - 0x008 */
  23. u32 ssitr; /* SSP Interrupt Test Register - 0x00C */
  24. u32 ssdr; /* SSP Data Register - 0x010 */
  25. u32 pad1[5];
  26. u32 ssto; /* SSP Timeout Register - 0x028 */
  27. u32 sspsp; /* SSP Programmable Serial Protocol Register - 0x02C */
  28. u32 sstsa; /* SSP TX Timeslot Active Register - 0x030 */
  29. u32 ssrsa; /* SSP RX Timeslot Active Register - 0x034 */
  30. u32 sstss; /* SSP Timeslot Status Register - 0x038 */
  31. };
  32. #define DEFAULT_WORD_LEN 8
  33. #define SSP_FLUSH_NUM 0x2000
  34. #define RX_THRESH_DEF 8
  35. #define TX_THRESH_DEF 8
  36. #define TIMEOUT_DEF 1000
  37. #define SSCR1_RIE (1 << 0) /* Receive FIFO Interrupt Enable */
  38. #define SSCR1_TIE (1 << 1) /* Transmit FIFO Interrupt Enable */
  39. #define SSCR1_LBM (1 << 2) /* Loop-Back Mode */
  40. #define SSCR1_SPO (1 << 3) /* Motorola SPI SSPSCLK polarity
  41. setting */
  42. #define SSCR1_SPH (1 << 4) /* Motorola SPI SSPSCLK phase setting */
  43. #define SSCR1_MWDS (1 << 5) /* Microwire Transmit Data Size */
  44. #define SSCR1_TFT 0x03c0 /* Transmit FIFO Threshold (mask) */
  45. #define SSCR1_RFT 0x3c00 /* Receive FIFO Threshold (mask) */
  46. #define SSCR1_TXTRESH(x) ((x - 1) << 6) /* level [1..16] */
  47. #define SSCR1_RXTRESH(x) ((x - 1) << 10) /* level [1..16] */
  48. #define SSCR1_TINTE (1 << 19) /* Receiver Time-out
  49. Interrupt enable */
  50. #define SSCR0_DSS 0x0f /* Data Size Select (mask) */
  51. #define SSCR0_DATASIZE(x) (x - 1) /* Data Size Select [4..16] */
  52. #define SSCR0_FRF 0x30 /* FRame Format (mask) */
  53. #define SSCR0_MOTO (0x0 << 4) /* Motorola's Serial
  54. Peripheral Interface */
  55. #define SSCR0_TI (0x1 << 4) /* TI's Synchronous
  56. Serial Protocol (SSP) */
  57. #define SSCR0_NATIONAL (0x2 << 4) /* National Microwire */
  58. #define SSCR0_ECS (1 << 6) /* External clock select */
  59. #define SSCR0_SSE (1 << 7) /* Synchronous Serial Port
  60. Enable */
  61. #define SSSR_TNF (1 << 2) /* Transmit FIFO Not Full */
  62. #define SSSR_RNE (1 << 3) /* Receive FIFO Not Empty */
  63. #define SSSR_BSY (1 << 4) /* SSP Busy */
  64. #define SSSR_TFS (1 << 5) /* Transmit FIFO Service Request */
  65. #define SSSR_RFS (1 << 6) /* Receive FIFO Service Request */
  66. #define SSSR_ROR (1 << 7) /* Receive FIFO Overrun */
  67. #define SSSR_TINT (1 << 19) /* Receiver Time-out Interrupt */
  68. #endif /* __ARMADA100_SPI_H_ */