clock.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * clock.h
  4. *
  5. * clock header
  6. *
  7. * Copyright (C) 2011, Texas Instruments Incorporated - http://www.ti.com/
  8. */
  9. #ifndef _CLOCKS_H_
  10. #define _CLOCKS_H_
  11. #include <asm/arch/clocks_am33xx.h>
  12. #include <asm/arch/hardware.h>
  13. #if defined(CONFIG_TI816X) || defined(CONFIG_TI814X)
  14. #include <asm/arch/clock_ti81xx.h>
  15. #endif
  16. #define LDELAY 1000000
  17. /*CM_<clock_domain>__CLKCTRL */
  18. #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0
  19. #define CD_CLKCTRL_CLKTRCTRL_MASK 3
  20. #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0
  21. #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1
  22. #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2
  23. /* CM_<clock_domain>_<module>_CLKCTRL */
  24. #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0
  25. #define MODULE_CLKCTRL_MODULEMODE_MASK 3
  26. #define MODULE_CLKCTRL_IDLEST_SHIFT 16
  27. #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16)
  28. #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0
  29. #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2
  30. #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0
  31. #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1
  32. #define MODULE_CLKCTRL_IDLEST_IDLE 2
  33. #define MODULE_CLKCTRL_IDLEST_DISABLED 3
  34. /* CM_CLKMODE_DPLL */
  35. #define CM_CLKMODE_DPLL_SSC_EN_SHIFT 12
  36. #define CM_CLKMODE_DPLL_SSC_EN_MASK (1 << 12)
  37. #define CM_CLKMODE_DPLL_SSC_ACK_MASK (1 << 13)
  38. #define CM_CLKMODE_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  39. #define CM_CLKMODE_DPLL_SSC_TYPE_MASK (1 << 15)
  40. #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11
  41. #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11)
  42. #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10
  43. #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10)
  44. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9
  45. #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9)
  46. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8
  47. #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  48. #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5
  49. #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5)
  50. #define CM_CLKMODE_DPLL_EN_SHIFT 0
  51. #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0)
  52. #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0
  53. #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7
  54. #define DPLL_EN_STOP 1
  55. #define DPLL_EN_MN_BYPASS 4
  56. #define DPLL_EN_LOW_POWER_BYPASS 5
  57. #define DPLL_EN_LOCK 7
  58. /* CM_IDLEST_DPLL fields */
  59. #define ST_DPLL_CLK_MASK 1
  60. /* CM_CLKSEL_DPLL */
  61. #define CM_CLKSEL_DPLL_M_SHIFT 8
  62. #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8)
  63. #define CM_CLKSEL_DPLL_N_SHIFT 0
  64. #define CM_CLKSEL_DPLL_N_MASK 0x7F
  65. struct dpll_params {
  66. u32 m;
  67. u32 n;
  68. s8 m2;
  69. s8 m3;
  70. s8 m4;
  71. s8 m5;
  72. s8 m6;
  73. };
  74. struct dpll_regs {
  75. u32 cm_clkmode_dpll;
  76. u32 cm_idlest_dpll;
  77. u32 cm_autoidle_dpll;
  78. u32 cm_clksel_dpll;
  79. u32 cm_div_m2_dpll;
  80. u32 cm_div_m3_dpll;
  81. u32 cm_div_m4_dpll;
  82. u32 cm_div_m5_dpll;
  83. u32 cm_div_m6_dpll;
  84. };
  85. extern const struct dpll_regs dpll_mpu_regs;
  86. extern const struct dpll_regs dpll_core_regs;
  87. extern const struct dpll_regs dpll_per_regs;
  88. extern const struct dpll_regs dpll_ddr_regs;
  89. extern const struct dpll_regs dpll_disp_regs;
  90. extern const struct dpll_params dpll_mpu_opp[NUM_CRYSTAL_FREQ][NUM_OPPS];
  91. extern const struct dpll_params dpll_core_1000MHz[NUM_CRYSTAL_FREQ];
  92. extern const struct dpll_params dpll_per_192MHz[NUM_CRYSTAL_FREQ];
  93. extern const struct dpll_params dpll_ddr2_266MHz[NUM_CRYSTAL_FREQ];
  94. extern const struct dpll_params dpll_ddr3_303MHz[NUM_CRYSTAL_FREQ];
  95. extern const struct dpll_params dpll_ddr3_400MHz[NUM_CRYSTAL_FREQ];
  96. extern struct cm_wkuppll *const cmwkup;
  97. const struct dpll_params *get_dpll_mpu_params(void);
  98. const struct dpll_params *get_dpll_core_params(void);
  99. const struct dpll_params *get_dpll_per_params(void);
  100. const struct dpll_params *get_dpll_ddr_params(void);
  101. void scale_vcores(void);
  102. void do_setup_dpll(const struct dpll_regs *, const struct dpll_params *);
  103. void prcm_init(void);
  104. void enable_basic_clocks(void);
  105. void rtc_only_update_board_type(u32 btype);
  106. u32 rtc_only_get_board_type(void);
  107. void rtc_only_prcm_init(void);
  108. void rtc_only_enable_basic_clocks(void);
  109. void do_enable_clocks(u32 *const *, u32 *const *, u8);
  110. void do_disable_clocks(u32 *const *, u32 *const *, u8);
  111. void set_mpu_spreadspectrum(int permille);
  112. #endif