clock.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * (C) Copyright 2015
  3. * Kamil Lulko, <kamil.lulko@gmail.com>
  4. *
  5. * (C) Copyright 2014
  6. * STMicroelectronics
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/stm32.h>
  13. #define RCC_CR_HSION (1 << 0)
  14. #define RCC_CR_HSEON (1 << 16)
  15. #define RCC_CR_HSERDY (1 << 17)
  16. #define RCC_CR_HSEBYP (1 << 18)
  17. #define RCC_CR_CSSON (1 << 19)
  18. #define RCC_CR_PLLON (1 << 24)
  19. #define RCC_CR_PLLRDY (1 << 25)
  20. #define RCC_PLLCFGR_PLLM_MASK 0x3F
  21. #define RCC_PLLCFGR_PLLN_MASK 0x7FC0
  22. #define RCC_PLLCFGR_PLLP_MASK 0x30000
  23. #define RCC_PLLCFGR_PLLQ_MASK 0xF000000
  24. #define RCC_PLLCFGR_PLLSRC (1 << 22)
  25. #define RCC_PLLCFGR_PLLN_SHIFT 6
  26. #define RCC_PLLCFGR_PLLP_SHIFT 16
  27. #define RCC_PLLCFGR_PLLQ_SHIFT 24
  28. #define RCC_CFGR_AHB_PSC_MASK 0xF0
  29. #define RCC_CFGR_APB1_PSC_MASK 0x1C00
  30. #define RCC_CFGR_APB2_PSC_MASK 0xE000
  31. #define RCC_CFGR_SW0 (1 << 0)
  32. #define RCC_CFGR_SW1 (1 << 1)
  33. #define RCC_CFGR_SW_MASK 0x3
  34. #define RCC_CFGR_SW_HSI 0
  35. #define RCC_CFGR_SW_HSE RCC_CFGR_SW0
  36. #define RCC_CFGR_SW_PLL RCC_CFGR_SW1
  37. #define RCC_CFGR_SWS0 (1 << 2)
  38. #define RCC_CFGR_SWS1 (1 << 3)
  39. #define RCC_CFGR_SWS_MASK 0xC
  40. #define RCC_CFGR_SWS_HSI 0
  41. #define RCC_CFGR_SWS_HSE RCC_CFGR_SWS0
  42. #define RCC_CFGR_SWS_PLL RCC_CFGR_SWS1
  43. #define RCC_CFGR_HPRE_SHIFT 4
  44. #define RCC_CFGR_PPRE1_SHIFT 10
  45. #define RCC_CFGR_PPRE2_SHIFT 13
  46. #define RCC_APB1ENR_PWREN (1 << 28)
  47. #define PWR_CR_VOS0 (1 << 14)
  48. #define PWR_CR_VOS1 (1 << 15)
  49. #define PWR_CR_VOS_MASK 0xC000
  50. #define PWR_CR_VOS_SCALE_MODE_1 (PWR_CR_VOS0 | PWR_CR_VOS1)
  51. #define PWR_CR_VOS_SCALE_MODE_2 (PWR_CR_VOS1)
  52. #define PWR_CR_VOS_SCALE_MODE_3 (PWR_CR_VOS0)
  53. #define FLASH_ACR_WS(n) n
  54. #define FLASH_ACR_PRFTEN (1 << 8)
  55. #define FLASH_ACR_ICEN (1 << 9)
  56. #define FLASH_ACR_DCEN (1 << 10)
  57. struct pll_psc {
  58. u8 pll_m;
  59. u16 pll_n;
  60. u8 pll_p;
  61. u8 pll_q;
  62. u8 ahb_psc;
  63. u8 apb1_psc;
  64. u8 apb2_psc;
  65. };
  66. #define AHB_PSC_1 0
  67. #define AHB_PSC_2 0x8
  68. #define AHB_PSC_4 0x9
  69. #define AHB_PSC_8 0xA
  70. #define AHB_PSC_16 0xB
  71. #define AHB_PSC_64 0xC
  72. #define AHB_PSC_128 0xD
  73. #define AHB_PSC_256 0xE
  74. #define AHB_PSC_512 0xF
  75. #define APB_PSC_1 0
  76. #define APB_PSC_2 0x4
  77. #define APB_PSC_4 0x5
  78. #define APB_PSC_8 0x6
  79. #define APB_PSC_16 0x7
  80. #if !defined(CONFIG_STM32_HSE_HZ)
  81. #error "CONFIG_STM32_HSE_HZ not defined!"
  82. #else
  83. #if (CONFIG_STM32_HSE_HZ == 8000000)
  84. #if (CONFIG_SYS_CLK_FREQ == 180000000)
  85. /* 180 MHz */
  86. struct pll_psc sys_pll_psc = {
  87. .pll_m = 8,
  88. .pll_n = 360,
  89. .pll_p = 2,
  90. .pll_q = 8,
  91. .ahb_psc = AHB_PSC_1,
  92. .apb1_psc = APB_PSC_4,
  93. .apb2_psc = APB_PSC_2
  94. };
  95. #else
  96. /* default 168 MHz */
  97. struct pll_psc sys_pll_psc = {
  98. .pll_m = 8,
  99. .pll_n = 336,
  100. .pll_p = 2,
  101. .pll_q = 7,
  102. .ahb_psc = AHB_PSC_1,
  103. .apb1_psc = APB_PSC_4,
  104. .apb2_psc = APB_PSC_2
  105. };
  106. #endif
  107. #else
  108. #error "No PLL/Prescaler configuration for given CONFIG_STM32_HSE_HZ exists"
  109. #endif
  110. #endif
  111. int configure_clocks(void)
  112. {
  113. /* Reset RCC configuration */
  114. setbits_le32(&STM32_RCC->cr, RCC_CR_HSION);
  115. writel(0, &STM32_RCC->cfgr); /* Reset CFGR */
  116. clrbits_le32(&STM32_RCC->cr, (RCC_CR_HSEON | RCC_CR_CSSON
  117. | RCC_CR_PLLON));
  118. writel(0x24003010, &STM32_RCC->pllcfgr); /* Reset value from RM */
  119. clrbits_le32(&STM32_RCC->cr, RCC_CR_HSEBYP);
  120. writel(0, &STM32_RCC->cir); /* Disable all interrupts */
  121. /* Configure for HSE+PLL operation */
  122. setbits_le32(&STM32_RCC->cr, RCC_CR_HSEON);
  123. while (!(readl(&STM32_RCC->cr) & RCC_CR_HSERDY))
  124. ;
  125. /* Enable high performance mode, System frequency up to 180 MHz */
  126. setbits_le32(&STM32_RCC->apb1enr, RCC_APB1ENR_PWREN);
  127. writel(PWR_CR_VOS_SCALE_MODE_1, &STM32_PWR->cr);
  128. setbits_le32(&STM32_RCC->cfgr, ((
  129. sys_pll_psc.ahb_psc << RCC_CFGR_HPRE_SHIFT)
  130. | (sys_pll_psc.apb1_psc << RCC_CFGR_PPRE1_SHIFT)
  131. | (sys_pll_psc.apb2_psc << RCC_CFGR_PPRE2_SHIFT)));
  132. writel(sys_pll_psc.pll_m
  133. | (sys_pll_psc.pll_n << RCC_PLLCFGR_PLLN_SHIFT)
  134. | (((sys_pll_psc.pll_p >> 1) - 1) << RCC_PLLCFGR_PLLP_SHIFT)
  135. | (sys_pll_psc.pll_q << RCC_PLLCFGR_PLLQ_SHIFT),
  136. &STM32_RCC->pllcfgr);
  137. setbits_le32(&STM32_RCC->pllcfgr, RCC_PLLCFGR_PLLSRC);
  138. setbits_le32(&STM32_RCC->cr, RCC_CR_PLLON);
  139. while (!(readl(&STM32_RCC->cr) & RCC_CR_PLLRDY))
  140. ;
  141. /* 5 wait states, Prefetch enabled, D-Cache enabled, I-Cache enabled */
  142. writel(FLASH_ACR_WS(5) | FLASH_ACR_PRFTEN | FLASH_ACR_ICEN
  143. | FLASH_ACR_DCEN, &STM32_FLASH->acr);
  144. clrbits_le32(&STM32_RCC->cfgr, (RCC_CFGR_SW0 | RCC_CFGR_SW1));
  145. setbits_le32(&STM32_RCC->cfgr, RCC_CFGR_SW_PLL);
  146. while ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) !=
  147. RCC_CFGR_SWS_PLL)
  148. ;
  149. return 0;
  150. }
  151. unsigned long clock_get(enum clock clck)
  152. {
  153. u32 sysclk = 0;
  154. u32 shift = 0;
  155. /* Prescaler table lookups for clock computation */
  156. u8 ahb_psc_table[16] = {
  157. 0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9
  158. };
  159. u8 apb_psc_table[8] = {
  160. 0, 0, 0, 0, 1, 2, 3, 4
  161. };
  162. if ((readl(&STM32_RCC->cfgr) & RCC_CFGR_SWS_MASK) ==
  163. RCC_CFGR_SWS_PLL) {
  164. u16 pllm, plln, pllp;
  165. pllm = (readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLM_MASK);
  166. plln = ((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLN_MASK)
  167. >> RCC_PLLCFGR_PLLN_SHIFT);
  168. pllp = ((((readl(&STM32_RCC->pllcfgr) & RCC_PLLCFGR_PLLP_MASK)
  169. >> RCC_PLLCFGR_PLLP_SHIFT) + 1) << 1);
  170. sysclk = ((CONFIG_STM32_HSE_HZ / pllm) * plln) / pllp;
  171. }
  172. switch (clck) {
  173. case CLOCK_CORE:
  174. return sysclk;
  175. break;
  176. case CLOCK_AHB:
  177. shift = ahb_psc_table[(
  178. (readl(&STM32_RCC->cfgr) & RCC_CFGR_AHB_PSC_MASK)
  179. >> RCC_CFGR_HPRE_SHIFT)];
  180. return sysclk >>= shift;
  181. break;
  182. case CLOCK_APB1:
  183. shift = apb_psc_table[(
  184. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB1_PSC_MASK)
  185. >> RCC_CFGR_PPRE1_SHIFT)];
  186. return sysclk >>= shift;
  187. break;
  188. case CLOCK_APB2:
  189. shift = apb_psc_table[(
  190. (readl(&STM32_RCC->cfgr) & RCC_CFGR_APB2_PSC_MASK)
  191. >> RCC_CFGR_PPRE2_SHIFT)];
  192. return sysclk >>= shift;
  193. break;
  194. default:
  195. return 0;
  196. break;
  197. }
  198. }