hardware.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133
  1. /*
  2. * (C) Copyright 2014 - 2015 Xilinx, Inc.
  3. * Michal Simek <michal.simek@xilinx.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _ASM_ARCH_HARDWARE_H
  8. #define _ASM_ARCH_HARDWARE_H
  9. #define ZYNQ_GEM_BASEADDR0 0xFF0B0000
  10. #define ZYNQ_GEM_BASEADDR1 0xFF0C0000
  11. #define ZYNQ_GEM_BASEADDR2 0xFF0D0000
  12. #define ZYNQ_GEM_BASEADDR3 0xFF0E0000
  13. #define ZYNQ_SPI_BASEADDR0 0xFF040000
  14. #define ZYNQ_SPI_BASEADDR1 0xFF050000
  15. #define ZYNQ_I2C_BASEADDR0 0xFF020000
  16. #define ZYNQ_I2C_BASEADDR1 0xFF030000
  17. #define ZYNQMP_SATA_BASEADDR 0xFD0C0000
  18. #define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000
  19. #define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000
  20. #define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
  21. #define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
  22. struct crlapb_regs {
  23. u32 reserved0[36];
  24. u32 cpu_r5_ctrl; /* 0x90 */
  25. u32 reserved1[37];
  26. u32 timestamp_ref_ctrl; /* 0x128 */
  27. u32 reserved2[53];
  28. u32 boot_mode; /* 0x200 */
  29. u32 reserved3[14];
  30. u32 rst_lpd_top; /* 0x23C */
  31. u32 reserved4[26];
  32. };
  33. #define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
  34. #define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
  35. #define ZYNQMP_IOU_SCNTR 0xFF250000
  36. #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
  37. #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
  38. struct iou_scntr {
  39. u32 counter_control_register;
  40. u32 reserved0[7];
  41. u32 base_frequency_id_register;
  42. };
  43. #define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
  44. struct iou_scntr_secure {
  45. u32 counter_control_register;
  46. u32 reserved0[7];
  47. u32 base_frequency_id_register;
  48. };
  49. #define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
  50. /* Bootmode setting values */
  51. #define BOOT_MODES_MASK 0x0000000F
  52. #define QSPI_MODE_24BIT 0x00000001
  53. #define QSPI_MODE_32BIT 0x00000002
  54. #define SD_MODE 0x00000003
  55. #define NAND_MODE 0x00000004
  56. #define EMMC_MODE 0x00000006
  57. #define JTAG_MODE 0x00000000
  58. #define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
  59. struct iou_slcr_regs {
  60. u32 mio_pin[78];
  61. u32 reserved[442];
  62. };
  63. #define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
  64. #define ZYNQMP_RPU_BASEADDR 0xFF9A0000
  65. struct rpu_regs {
  66. u32 rpu_glbl_ctrl;
  67. u32 reserved0[63];
  68. u32 rpu0_cfg; /* 0x100 */
  69. u32 reserved1[63];
  70. u32 rpu1_cfg; /* 0x200 */
  71. };
  72. #define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
  73. #define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
  74. struct crfapb_regs {
  75. u32 reserved0[65];
  76. u32 rst_fpd_apu; /* 0x104 */
  77. u32 reserved1;
  78. };
  79. #define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
  80. #define ZYNQMP_APU_BASEADDR 0xFD5C0000
  81. struct apu_regs {
  82. u32 reserved0[16];
  83. u32 rvbar_addr0_l; /* 0x40 */
  84. u32 rvbar_addr0_h; /* 0x44 */
  85. u32 reserved1[20];
  86. };
  87. #define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
  88. /* Board version value */
  89. #define ZYNQMP_CSU_BASEADDR 0xFFCA0000
  90. #define ZYNQMP_CSU_VERSION_SILICON 0x0
  91. #define ZYNQMP_CSU_VERSION_EP108 0x1
  92. #define ZYNQMP_CSU_VERSION_VELOCE 0x2
  93. #define ZYNQMP_CSU_VERSION_QEMU 0x3
  94. #define ZYNQMP_SILICON_VER_MASK 0xF000
  95. #define ZYNQMP_SILICON_VER_SHIFT 12
  96. struct csu_regs {
  97. u32 reserved0[17];
  98. u32 version;
  99. };
  100. #define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
  101. #endif /* _ASM_ARCH_HARDWARE_H */