clock_manager.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * Copyright (C) 2013 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _CLOCK_MANAGER_H_
  7. #define _CLOCK_MANAGER_H_
  8. typedef struct {
  9. /* main group */
  10. uint32_t main_vco_base;
  11. uint32_t mpuclk;
  12. uint32_t mainclk;
  13. uint32_t dbgatclk;
  14. uint32_t mainqspiclk;
  15. uint32_t mainnandsdmmcclk;
  16. uint32_t cfg2fuser0clk;
  17. uint32_t maindiv;
  18. uint32_t dbgdiv;
  19. uint32_t tracediv;
  20. uint32_t l4src;
  21. /* peripheral group */
  22. uint32_t peri_vco_base;
  23. uint32_t emac0clk;
  24. uint32_t emac1clk;
  25. uint32_t perqspiclk;
  26. uint32_t pernandsdmmcclk;
  27. uint32_t perbaseclk;
  28. uint32_t s2fuser1clk;
  29. uint32_t perdiv;
  30. uint32_t gpiodiv;
  31. uint32_t persrc;
  32. /* sdram pll group */
  33. uint32_t sdram_vco_base;
  34. uint32_t ddrdqsclk;
  35. uint32_t ddr2xdqsclk;
  36. uint32_t ddrdqclk;
  37. uint32_t s2fuser2clk;
  38. } cm_config_t;
  39. extern void cm_basic_init(const cm_config_t *cfg);
  40. struct socfpga_clock_manager_main_pll {
  41. u32 vco;
  42. u32 misc;
  43. u32 mpuclk;
  44. u32 mainclk;
  45. u32 dbgatclk;
  46. u32 mainqspiclk;
  47. u32 mainnandsdmmcclk;
  48. u32 cfgs2fuser0clk;
  49. u32 en;
  50. u32 maindiv;
  51. u32 dbgdiv;
  52. u32 tracediv;
  53. u32 l4src;
  54. u32 stat;
  55. u32 _pad_0x38_0x40[2];
  56. };
  57. struct socfpga_clock_manager_per_pll {
  58. u32 vco;
  59. u32 misc;
  60. u32 emac0clk;
  61. u32 emac1clk;
  62. u32 perqspiclk;
  63. u32 pernandsdmmcclk;
  64. u32 perbaseclk;
  65. u32 s2fuser1clk;
  66. u32 en;
  67. u32 div;
  68. u32 gpiodiv;
  69. u32 src;
  70. u32 stat;
  71. u32 _pad_0x34_0x40[3];
  72. };
  73. struct socfpga_clock_manager_sdr_pll {
  74. u32 vco;
  75. u32 ctrl;
  76. u32 ddrdqsclk;
  77. u32 ddr2xdqsclk;
  78. u32 ddrdqclk;
  79. u32 s2fuser2clk;
  80. u32 en;
  81. u32 stat;
  82. };
  83. struct socfpga_clock_manager {
  84. u32 ctrl;
  85. u32 bypass;
  86. u32 inter;
  87. u32 intren;
  88. u32 dbctrl;
  89. u32 stat;
  90. u32 _pad_0x18_0x3f[10];
  91. struct socfpga_clock_manager_main_pll main_pll;
  92. struct socfpga_clock_manager_per_pll per_pll;
  93. struct socfpga_clock_manager_sdr_pll sdr_pll;
  94. u32 _pad_0xe0_0x200[72];
  95. };
  96. #define CLKMGR_CTRL_SAFEMODE_MASK 0x00000001
  97. #define CLKMGR_CTRL_SAFEMODE_SET(x) (((x) << 0) & 0x00000001)
  98. #define CLKMGR_BYPASS_MAINPLL_SET(x) (((x) << 0) & 0x00000001)
  99. #define CLKMGR_BYPASS_PERPLLSRC_SET(x) (((x) << 4) & 0x00000010)
  100. #define CLKMGR_BYPASS_PERPLL_SET(x) (((x) << 3) & 0x00000008)
  101. #define CLKMGR_BYPASS_SDRPLLSRC_SET(x) (((x) << 2) & 0x00000004)
  102. #define CLKMGR_BYPASS_SDRPLL_SET(x) (((x) << 1) & 0x00000002)
  103. #define CLKMGR_INTER_MAINPLLLOCKED_MASK 0x00000040
  104. #define CLKMGR_INTER_PERPLLLOCKED_MASK 0x00000080
  105. #define CLKMGR_INTER_SDRPLLLOCKED_MASK 0x00000100
  106. /* Main PLL */
  107. #define CLKMGR_MAINPLLGRP_VCO_BGPWRDN_SET(x) (((x) << 0) & 0x00000001)
  108. #define CLKMGR_MAINPLLGRP_VCO_DENOM_SET(x) (((x) << 16) & 0x003f0000)
  109. #define CLKMGR_MAINPLLGRP_VCO_EN_SET(x) (((x) << 1) & 0x00000002)
  110. #define CLKMGR_MAINPLLGRP_VCO_NUMER_SET(x) (((x) << 3) & 0x0000fff8)
  111. #define CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK 0x01000000
  112. #define CLKMGR_MAINPLLGRP_VCO_PWRDN_SET(x) (((x) << 2) & 0x00000004)
  113. #define CLKMGR_MAINPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  114. #define CLKMGR_MAINPLLGRP_VCO_RESET_VALUE 0x8001000d
  115. #define CLKMGR_MAINPLLGRP_MPUCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  116. #define CLKMGR_MAINPLLGRP_MAINCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  117. #define CLKMGR_MAINPLLGRP_DBGATCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  118. #define CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  119. #define CLKMGR_MAINPLLGRP_MAINNANDSDMMCCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  120. #define CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  121. #define CLKMGR_MAINPLLGRP_EN_DBGATCLK_MASK 0x00000010
  122. #define CLKMGR_MAINPLLGRP_EN_DBGCLK_MASK 0x00000020
  123. #define CLKMGR_MAINPLLGRP_EN_DBGTIMERCLK_MASK 0x00000080
  124. #define CLKMGR_MAINPLLGRP_EN_DBGTRACECLK_MASK 0x00000040
  125. #define CLKMGR_MAINPLLGRP_EN_L4MPCLK_MASK 0x00000004
  126. #define CLKMGR_MAINPLLGRP_EN_S2FUSER0CLK_MASK 0x00000200
  127. #define CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_SET(x) (((x) << 0) & 0x00000003)
  128. #define CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_SET(x) (((x) << 2) & 0x0000000c)
  129. #define CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_SET(x) (((x) << 4) & 0x00000070)
  130. #define CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_SET(x) (((x) << 7) & 0x00000380)
  131. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_SET(x) (((x) << 0) & 0x00000003)
  132. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_SET(x) (((x) << 2) & 0x0000000c)
  133. #define CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_SET(x) (((x) << 0) & 0x00000007)
  134. #define CLKMGR_MAINPLLGRP_L4SRC_L4MP_SET(x) (((x) << 0) & 0x00000001)
  135. #define CLKMGR_MAINPLLGRP_L4SRC_L4SP_SET(x) (((x) << 1) & 0x00000002)
  136. #define CLKMGR_MAINPLLGRP_L4SRC_RESET_VALUE 0x00000000
  137. /* Per PLL */
  138. #define CLKMGR_PERPLLGRP_VCO_DENOM_SET(x) (((x) << 16) & 0x003f0000)
  139. #define CLKMGR_PERPLLGRP_VCO_NUMER_SET(x) (((x) << 3) & 0x0000fff8)
  140. #define CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK 0x01000000
  141. #define CLKMGR_PERPLLGRP_VCO_PSRC_SET(x) (((x) << 22) & 0x00c00000)
  142. #define CLKMGR_PERPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  143. #define CLKMGR_PERPLLGRP_VCO_RESET_VALUE 0x8001000d
  144. #define CLKMGR_PERPLLGRP_EMAC0CLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  145. #define CLKMGR_PERPLLGRP_EMAC1CLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  146. #define CLKMGR_PERPLLGRP_PERQSPICLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  147. #define CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  148. #define CLKMGR_PERPLLGRP_PERBASECLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  149. #define CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  150. #define CLKMGR_PERPLLGRP_EN_NANDCLK_MASK 0x00000400
  151. #define CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK 0x00000100
  152. #define CLKMGR_PERPLLGRP_DIV_CAN0CLK_SET(x) (((x) << 6) & 0x000001c0)
  153. #define CLKMGR_PERPLLGRP_DIV_CAN1CLK_SET(x) (((x) << 9) & 0x00000e00)
  154. #define CLKMGR_PERPLLGRP_DIV_SPIMCLK_SET(x) (((x) << 3) & 0x00000038)
  155. #define CLKMGR_PERPLLGRP_DIV_SPIMCLK_SET(x) (((x) << 3) & 0x00000038)
  156. #define CLKMGR_PERPLLGRP_DIV_USBCLK_SET(x) (((x) << 0) & 0x00000007)
  157. #define CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_SET(x) (((x) << 0) & 0x00ffffff)
  158. #define CLKMGR_PERPLLGRP_SRC_NAND_SET(x) (((x) << 2) & 0x0000000c)
  159. #define CLKMGR_PERPLLGRP_SRC_QSPI_SET(x) (((x) << 4) & 0x00000030)
  160. #define CLKMGR_PERPLLGRP_SRC_RESET_VALUE 0x00000015
  161. #define CLKMGR_PERPLLGRP_SRC_SDMMC_SET(x) (((x) << 0) & 0x00000003)
  162. /* SDR PLL */
  163. #define CLKMGR_SDRPLLGRP_VCO_DENOM_SET(x) (((x) << 16) & 0x003f0000)
  164. #define CLKMGR_SDRPLLGRP_VCO_NUMER_SET(x) (((x) << 3) & 0x0000fff8)
  165. #define CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(x) (((x) << 24) & 0x01000000)
  166. #define CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_SET(x) (((x) << 24) & 0x01000000)
  167. #define CLKMGR_SDRPLLGRP_VCO_OUTRESET_MASK 0x7e000000
  168. #define CLKMGR_SDRPLLGRP_VCO_OUTRESET_SET(x) (((x) << 25) & 0x7e000000)
  169. #define CLKMGR_SDRPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  170. #define CLKMGR_SDRPLLGRP_VCO_RESET_VALUE 0x8001000d
  171. #define CLKMGR_SDRPLLGRP_VCO_SSRC_SET(x) (((x) << 22) & 0x00c00000)
  172. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK 0x000001ff
  173. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  174. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_MASK 0x001ffe00
  175. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_SET(x) (((x) << 9) & 0x00000e00)
  176. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_MASK 0x000001ff
  177. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  178. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_MASK 0x001ffe00
  179. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_SET(x) (((x) << 9) & 0x00000e00)
  180. #define CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_MASK 0x000001ff
  181. #define CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  182. #define CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_MASK 0x001ffe00
  183. #define CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_SET(x) (((x) << 9) & 0x00000e00)
  184. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_MASK 0x000001ff
  185. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_SET(x) (((x) << 0) & 0x000001ff)
  186. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_MASK 0x001ffe00
  187. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_SET(x) (((x) << 9) & 0x00000e00)
  188. #define MAIN_VCO_BASE \
  189. (CLKMGR_MAINPLLGRP_VCO_DENOM_SET(CONFIG_HPS_MAINPLLGRP_VCO_DENOM) | \
  190. CLKMGR_MAINPLLGRP_VCO_NUMER_SET(CONFIG_HPS_MAINPLLGRP_VCO_NUMER))
  191. #define PERI_VCO_BASE \
  192. (CLKMGR_PERPLLGRP_VCO_PSRC_SET(CONFIG_HPS_PERPLLGRP_VCO_PSRC) | \
  193. CLKMGR_PERPLLGRP_VCO_DENOM_SET(CONFIG_HPS_PERPLLGRP_VCO_DENOM) | \
  194. CLKMGR_PERPLLGRP_VCO_NUMER_SET(CONFIG_HPS_PERPLLGRP_VCO_NUMER))
  195. #define SDR_VCO_BASE \
  196. (CLKMGR_SDRPLLGRP_VCO_SSRC_SET(CONFIG_HPS_SDRPLLGRP_VCO_SSRC) | \
  197. CLKMGR_SDRPLLGRP_VCO_DENOM_SET(CONFIG_HPS_SDRPLLGRP_VCO_DENOM) | \
  198. CLKMGR_SDRPLLGRP_VCO_NUMER_SET(CONFIG_HPS_SDRPLLGRP_VCO_NUMER))
  199. #endif /* _CLOCK_MANAGER_H_ */