stm32f429-discovery.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * (C) Copyright 2011, 2012, 2013
  3. * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com
  4. * Alexander Potashev, Emcraft Systems, aspotashev@emcraft.com
  5. * Vladimir Khusainov, Emcraft Systems, vlad@emcraft.com
  6. * Pavel Boldin, Emcraft Systems, paboldin@emcraft.com
  7. *
  8. * (C) Copyright 2015
  9. * Kamil Lulko, <kamil.lulko@gmail.com>
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <common.h>
  14. #include <asm/io.h>
  15. #include <asm/armv7m.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. #include <asm/arch/fmc.h>
  19. #include <dm/platdata.h>
  20. #include <dm/platform_data/serial_stm32.h>
  21. DECLARE_GLOBAL_DATA_PTR;
  22. const struct stm32_gpio_ctl gpio_ctl_gpout = {
  23. .mode = STM32_GPIO_MODE_OUT,
  24. .otype = STM32_GPIO_OTYPE_PP,
  25. .speed = STM32_GPIO_SPEED_50M,
  26. .pupd = STM32_GPIO_PUPD_NO,
  27. .af = STM32_GPIO_AF0
  28. };
  29. const struct stm32_gpio_ctl gpio_ctl_usart = {
  30. .mode = STM32_GPIO_MODE_AF,
  31. .otype = STM32_GPIO_OTYPE_PP,
  32. .speed = STM32_GPIO_SPEED_50M,
  33. .pupd = STM32_GPIO_PUPD_UP,
  34. .af = STM32_GPIO_USART
  35. };
  36. static const struct stm32_gpio_dsc usart_gpio[] = {
  37. {STM32_GPIO_PORT_X, STM32_GPIO_PIN_TX}, /* TX */
  38. {STM32_GPIO_PORT_X, STM32_GPIO_PIN_RX}, /* RX */
  39. };
  40. int uart_setup_gpio(void)
  41. {
  42. int i;
  43. int rv = 0;
  44. for (i = 0; i < ARRAY_SIZE(usart_gpio); i++) {
  45. rv = stm32_gpio_config(&usart_gpio[i], &gpio_ctl_usart);
  46. if (rv)
  47. goto out;
  48. }
  49. out:
  50. return rv;
  51. }
  52. const struct stm32_gpio_ctl gpio_ctl_fmc = {
  53. .mode = STM32_GPIO_MODE_AF,
  54. .otype = STM32_GPIO_OTYPE_PP,
  55. .speed = STM32_GPIO_SPEED_100M,
  56. .pupd = STM32_GPIO_PUPD_NO,
  57. .af = STM32_GPIO_AF12
  58. };
  59. static const struct stm32_gpio_dsc ext_ram_fmc_gpio[] = {
  60. /* Chip is LQFP144, see DM00077036.pdf for details */
  61. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_10}, /* 79, FMC_D15 */
  62. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_9}, /* 78, FMC_D14 */
  63. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_8}, /* 77, FMC_D13 */
  64. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_15}, /* 68, FMC_D12 */
  65. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_14}, /* 67, FMC_D11 */
  66. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_13}, /* 66, FMC_D10 */
  67. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_12}, /* 65, FMC_D9 */
  68. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_11}, /* 64, FMC_D8 */
  69. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_10}, /* 63, FMC_D7 */
  70. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_9}, /* 60, FMC_D6 */
  71. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_8}, /* 59, FMC_D5 */
  72. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_7}, /* 58, FMC_D4 */
  73. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_1}, /* 115, FMC_D3 */
  74. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_0}, /* 114, FMC_D2 */
  75. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_15}, /* 86, FMC_D1 */
  76. {STM32_GPIO_PORT_D, STM32_GPIO_PIN_14}, /* 85, FMC_D0 */
  77. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_1}, /* 142, FMC_NBL1 */
  78. {STM32_GPIO_PORT_E, STM32_GPIO_PIN_0}, /* 141, FMC_NBL0 */
  79. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_5}, /* 90, FMC_A15, BA1 */
  80. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_4}, /* 89, FMC_A14, BA0 */
  81. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_1}, /* 57, FMC_A11 */
  82. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_0}, /* 56, FMC_A10 */
  83. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_15}, /* 55, FMC_A9 */
  84. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_14}, /* 54, FMC_A8 */
  85. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_13}, /* 53, FMC_A7 */
  86. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_12}, /* 50, FMC_A6 */
  87. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_5}, /* 15, FMC_A5 */
  88. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_4}, /* 14, FMC_A4 */
  89. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_3}, /* 13, FMC_A3 */
  90. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_2}, /* 12, FMC_A2 */
  91. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_1}, /* 11, FMC_A1 */
  92. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_0}, /* 10, FMC_A0 */
  93. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_6}, /* 136, SDRAM_NE */
  94. {STM32_GPIO_PORT_F, STM32_GPIO_PIN_11}, /* 49, SDRAM_NRAS */
  95. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_15}, /* 132, SDRAM_NCAS */
  96. {STM32_GPIO_PORT_C, STM32_GPIO_PIN_0}, /* 26, SDRAM_NWE */
  97. {STM32_GPIO_PORT_B, STM32_GPIO_PIN_5}, /* 135, SDRAM_CKE */
  98. {STM32_GPIO_PORT_G, STM32_GPIO_PIN_8}, /* 93, SDRAM_CLK */
  99. };
  100. static int fmc_setup_gpio(void)
  101. {
  102. int rv = 0;
  103. int i;
  104. for (i = 0; i < ARRAY_SIZE(ext_ram_fmc_gpio); i++) {
  105. rv = stm32_gpio_config(&ext_ram_fmc_gpio[i],
  106. &gpio_ctl_fmc);
  107. if (rv)
  108. goto out;
  109. }
  110. out:
  111. return rv;
  112. }
  113. /*
  114. * STM32 RCC FMC specific definitions
  115. */
  116. #define STM32_RCC_ENR_FMC (1 << 0) /* FMC module clock */
  117. static inline u32 _ns2clk(u32 ns, u32 freq)
  118. {
  119. u32 tmp = freq/1000000;
  120. return (tmp * ns) / 1000;
  121. }
  122. #define NS2CLK(ns) (_ns2clk(ns, freq))
  123. /*
  124. * Following are timings for IS42S16400J, from corresponding datasheet
  125. */
  126. #define SDRAM_CAS 3 /* 3 cycles */
  127. #define SDRAM_NB 1 /* Number of banks */
  128. #define SDRAM_MWID 1 /* 16 bit memory */
  129. #define SDRAM_NR 0x1 /* 12-bit row */
  130. #define SDRAM_NC 0x0 /* 8-bit col */
  131. #define SDRAM_RBURST 0x1 /* Single read requests always as bursts */
  132. #define SDRAM_RPIPE 0x0 /* No HCLK clock cycle delay */
  133. #define SDRAM_TRRD (NS2CLK(14) - 1)
  134. #define SDRAM_TRCD (NS2CLK(15) - 1)
  135. #define SDRAM_TRP (NS2CLK(15) - 1)
  136. #define SDRAM_TRAS (NS2CLK(42) - 1)
  137. #define SDRAM_TRC (NS2CLK(63) - 1)
  138. #define SDRAM_TRFC (NS2CLK(63) - 1)
  139. #define SDRAM_TCDL (1 - 1)
  140. #define SDRAM_TRDL (2 - 1)
  141. #define SDRAM_TBDL (1 - 1)
  142. #define SDRAM_TREF 1386
  143. #define SDRAM_TCCD (1 - 1)
  144. #define SDRAM_TXSR (NS2CLK(70) - 1)/* Row cycle time after precharge */
  145. #define SDRAM_TMRD (3 - 1) /* Page 10, Mode Register Set */
  146. /* Last data-in to row precharge, need also comply ineq from RM 37.7.5 */
  147. #define SDRAM_TWR max(\
  148. (int)max((int)SDRAM_TRDL, (int)(SDRAM_TRAS - SDRAM_TRCD - 1)), \
  149. (int)(SDRAM_TRC - SDRAM_TRCD - SDRAM_TRP - 2)\
  150. )
  151. #define SDRAM_MODE_BL_SHIFT 0
  152. #define SDRAM_MODE_CAS_SHIFT 4
  153. #define SDRAM_MODE_BL 0
  154. #define SDRAM_MODE_CAS SDRAM_CAS
  155. int dram_init(void)
  156. {
  157. u32 freq;
  158. int rv;
  159. rv = fmc_setup_gpio();
  160. if (rv)
  161. return rv;
  162. setbits_le32(&STM32_RCC->ahb3enr, STM32_RCC_ENR_FMC);
  163. /*
  164. * Get frequency for NS2CLK calculation.
  165. */
  166. freq = clock_get(CLOCK_AHB) / CONFIG_SYS_RAM_FREQ_DIV;
  167. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  168. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  169. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  170. &STM32_SDRAM_FMC->sdcr1);
  171. writel(CONFIG_SYS_RAM_FREQ_DIV << FMC_SDCR_SDCLK_SHIFT
  172. | SDRAM_CAS << FMC_SDCR_CAS_SHIFT
  173. | SDRAM_NB << FMC_SDCR_NB_SHIFT
  174. | SDRAM_MWID << FMC_SDCR_MWID_SHIFT
  175. | SDRAM_NR << FMC_SDCR_NR_SHIFT
  176. | SDRAM_NC << FMC_SDCR_NC_SHIFT
  177. | SDRAM_RPIPE << FMC_SDCR_RPIPE_SHIFT
  178. | SDRAM_RBURST << FMC_SDCR_RBURST_SHIFT,
  179. &STM32_SDRAM_FMC->sdcr2);
  180. writel(SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  181. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT,
  182. &STM32_SDRAM_FMC->sdtr1);
  183. writel(SDRAM_TRCD << FMC_SDTR_TRCD_SHIFT
  184. | SDRAM_TRP << FMC_SDTR_TRP_SHIFT
  185. | SDRAM_TWR << FMC_SDTR_TWR_SHIFT
  186. | SDRAM_TRC << FMC_SDTR_TRC_SHIFT
  187. | SDRAM_TRAS << FMC_SDTR_TRAS_SHIFT
  188. | SDRAM_TXSR << FMC_SDTR_TXSR_SHIFT
  189. | SDRAM_TMRD << FMC_SDTR_TMRD_SHIFT,
  190. &STM32_SDRAM_FMC->sdtr2);
  191. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_START_CLOCK,
  192. &STM32_SDRAM_FMC->sdcmr);
  193. udelay(200); /* 200 us delay, page 10, "Power-Up" */
  194. FMC_BUSY_WAIT();
  195. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_PRECHARGE,
  196. &STM32_SDRAM_FMC->sdcmr);
  197. udelay(100);
  198. FMC_BUSY_WAIT();
  199. writel((FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_AUTOREFRESH
  200. | 7 << FMC_SDCMR_NRFS_SHIFT), &STM32_SDRAM_FMC->sdcmr);
  201. udelay(100);
  202. FMC_BUSY_WAIT();
  203. writel(FMC_SDCMR_BANK_2 | (SDRAM_MODE_BL << SDRAM_MODE_BL_SHIFT
  204. | SDRAM_MODE_CAS << SDRAM_MODE_CAS_SHIFT)
  205. << FMC_SDCMR_MODE_REGISTER_SHIFT | FMC_SDCMR_MODE_WRITE_MODE,
  206. &STM32_SDRAM_FMC->sdcmr);
  207. udelay(100);
  208. FMC_BUSY_WAIT();
  209. writel(FMC_SDCMR_BANK_2 | FMC_SDCMR_MODE_NORMAL,
  210. &STM32_SDRAM_FMC->sdcmr);
  211. FMC_BUSY_WAIT();
  212. /* Refresh timer */
  213. writel(SDRAM_TREF, &STM32_SDRAM_FMC->sdrtr);
  214. /*
  215. * Fill in global info with description of SRAM configuration
  216. */
  217. gd->bd->bi_dram[0].start = CONFIG_SYS_RAM_BASE;
  218. gd->bd->bi_dram[0].size = CONFIG_SYS_RAM_SIZE;
  219. gd->ram_size = CONFIG_SYS_RAM_SIZE;
  220. return rv;
  221. }
  222. static const struct stm32_serial_platdata serial_platdata = {
  223. .base = (struct stm32_usart *)STM32_USART1_BASE,
  224. };
  225. U_BOOT_DEVICE(stm32_serials) = {
  226. .name = "serial_stm32",
  227. .platdata = &serial_platdata,
  228. };
  229. u32 get_board_rev(void)
  230. {
  231. return 0;
  232. }
  233. int board_early_init_f(void)
  234. {
  235. int res;
  236. res = uart_setup_gpio();
  237. if (res)
  238. return res;
  239. return 0;
  240. }
  241. int board_init(void)
  242. {
  243. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  244. return 0;
  245. }
  246. #ifdef CONFIG_MISC_INIT_R
  247. int misc_init_r(void)
  248. {
  249. char serialno[25];
  250. uint32_t u_id_low, u_id_mid, u_id_high;
  251. if (!getenv("serial#")) {
  252. u_id_low = readl(&STM32_U_ID->u_id_low);
  253. u_id_mid = readl(&STM32_U_ID->u_id_mid);
  254. u_id_high = readl(&STM32_U_ID->u_id_high);
  255. sprintf(serialno, "%08x%08x%08x",
  256. u_id_high, u_id_mid, u_id_low);
  257. setenv("serial#", serialno);
  258. }
  259. return 0;
  260. }
  261. #endif