ddr.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 or later as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <hwconfig.h>
  11. #include <asm/mmu.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr_dimm_params.h>
  14. #include <asm/fsl_law.h>
  15. #include "ddr.h"
  16. DECLARE_GLOBAL_DATA_PTR;
  17. void fsl_ddr_board_options(memctl_options_t *popts,
  18. dimm_params_t *pdimm,
  19. unsigned int ctrl_num)
  20. {
  21. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  22. ulong ddr_freq;
  23. if (ctrl_num > 1) {
  24. printf("Not supported controller number %d\n", ctrl_num);
  25. return;
  26. }
  27. if (!pdimm->n_ranks)
  28. return;
  29. pbsp = udimms[0];
  30. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  31. * freqency and n_banks specified in board_specific_parameters table.
  32. */
  33. ddr_freq = get_ddr_freq(0) / 1000000;
  34. while (pbsp->datarate_mhz_high) {
  35. if (pbsp->n_ranks == pdimm->n_ranks &&
  36. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  37. if (ddr_freq <= pbsp->datarate_mhz_high) {
  38. popts->clk_adjust = pbsp->clk_adjust;
  39. popts->wrlvl_start = pbsp->wrlvl_start;
  40. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  41. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  42. goto found;
  43. }
  44. pbsp_highest = pbsp;
  45. }
  46. pbsp++;
  47. }
  48. if (pbsp_highest) {
  49. printf("Error: board specific timing not found");
  50. printf("for data rate %lu MT/s\n", ddr_freq);
  51. printf("Trying to use the highest speed (%u) parameters\n",
  52. pbsp_highest->datarate_mhz_high);
  53. popts->clk_adjust = pbsp_highest->clk_adjust;
  54. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  55. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  56. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  57. } else {
  58. panic("DIMM is not supported by this board");
  59. }
  60. found:
  61. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  62. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
  63. "wrlvl_ctrl_3 0x%x\n",
  64. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  65. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  66. pbsp->wrlvl_ctl_3);
  67. /*
  68. * Factors to consider for half-strength driver enable:
  69. * - number of DIMMs installed
  70. */
  71. popts->half_strength_driver_enable = 0;
  72. /*
  73. * Write leveling override
  74. */
  75. popts->wrlvl_override = 1;
  76. popts->wrlvl_sample = 0xf;
  77. /*
  78. * Rtt and Rtt_WR override
  79. */
  80. popts->rtt_override = 0;
  81. /* Enable ZQ calibration */
  82. popts->zq_en = 1;
  83. /* DHC_EN =1, ODT = 75 Ohm */
  84. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  85. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  86. }
  87. phys_size_t initdram(int board_type)
  88. {
  89. phys_size_t dram_size;
  90. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  91. puts("Initializing....using SPD\n");
  92. dram_size = fsl_ddr_sdram();
  93. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  94. dram_size *= 0x100000;
  95. #else
  96. /* DDR has been initialised by first stage boot loader */
  97. dram_size = fsl_ddr_sdram_size();
  98. #endif
  99. return dram_size;
  100. }