spl.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /* Copyright 2013 Freescale Semiconductor, Inc.
  2. *
  3. * SPDX-License-Identifier: GPL-2.0+
  4. */
  5. #include <common.h>
  6. #include <console.h>
  7. #include <malloc.h>
  8. #include <ns16550.h>
  9. #include <nand.h>
  10. #include <i2c.h>
  11. #include <mmc.h>
  12. #include <fsl_esdhc.h>
  13. #include <spi_flash.h>
  14. #include "../common/sleep.h"
  15. DECLARE_GLOBAL_DATA_PTR;
  16. phys_size_t get_effective_memsize(void)
  17. {
  18. return CONFIG_SYS_L3_SIZE;
  19. }
  20. unsigned long get_board_sys_clk(void)
  21. {
  22. return CONFIG_SYS_CLK_FREQ;
  23. }
  24. unsigned long get_board_ddr_clk(void)
  25. {
  26. return CONFIG_DDR_CLK_FREQ;
  27. }
  28. #define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
  29. void board_init_f(ulong bootflag)
  30. {
  31. u32 plat_ratio, sys_clk, uart_clk;
  32. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  33. u32 porsr1, pinctl;
  34. u32 svr = get_svr();
  35. #endif
  36. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  37. #if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
  38. if (IS_SVR_REV(svr, 1, 0)) {
  39. /*
  40. * There is T1040 SoC issue where NOR, FPGA are inaccessible
  41. * during NAND boot because IFC signals > IFC_AD7 are not
  42. * enabled. This workaround changes RCW source to make all
  43. * signals enabled.
  44. */
  45. porsr1 = in_be32(&gur->porsr1);
  46. pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK))
  47. | 0x24800000);
  48. out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000),
  49. pinctl);
  50. }
  51. #endif
  52. /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
  53. memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
  54. /* Update GD pointer */
  55. gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
  56. #ifdef CONFIG_DEEP_SLEEP
  57. /* disable the console if boot from deep sleep */
  58. if (is_warm_boot())
  59. fsl_dp_disable_console();
  60. #endif
  61. /* compiler optimization barrier needed for GCC >= 3.4 */
  62. __asm__ __volatile__("" : : : "memory");
  63. console_init_f();
  64. /* initialize selected port with appropriate baud rate */
  65. sys_clk = get_board_sys_clk();
  66. plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  67. uart_clk = sys_clk * plat_ratio / 2;
  68. NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
  69. uart_clk / 16 / CONFIG_BAUDRATE);
  70. relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
  71. }
  72. void board_init_r(gd_t *gd, ulong dest_addr)
  73. {
  74. bd_t *bd;
  75. bd = (bd_t *)(gd + sizeof(gd_t));
  76. memset(bd, 0, sizeof(bd_t));
  77. gd->bd = bd;
  78. bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
  79. bd->bi_memsize = CONFIG_SYS_L3_SIZE;
  80. probecpu();
  81. get_clocks();
  82. mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
  83. CONFIG_SPL_RELOC_MALLOC_SIZE);
  84. #ifdef CONFIG_SPL_MMC_BOOT
  85. mmc_initialize(bd);
  86. #endif
  87. /* relocate environment function pointers etc. */
  88. #ifdef CONFIG_SPL_NAND_BOOT
  89. nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  90. (uchar *)CONFIG_ENV_ADDR);
  91. #endif
  92. #ifdef CONFIG_SPL_MMC_BOOT
  93. mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  94. (uchar *)CONFIG_ENV_ADDR);
  95. #endif
  96. #ifdef CONFIG_SPL_SPI_BOOT
  97. spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
  98. (uchar *)CONFIG_ENV_ADDR);
  99. #endif
  100. gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
  101. gd->env_valid = 1;
  102. i2c_init_all();
  103. puts("\n\n");
  104. gd->ram_size = initdram(0);
  105. #ifdef CONFIG_SPL_MMC_BOOT
  106. mmc_boot();
  107. #elif defined(CONFIG_SPL_SPI_BOOT)
  108. spi_boot();
  109. #elif defined(CONFIG_SPL_NAND_BOOT)
  110. nand_boot();
  111. #endif
  112. }